anc

DNREC Revises Recreational Striped Bass Summer Slot Season Limit for Compliance With ASMFC Plan

DNREC announced today that Delaware’s recreational striped bass summer slot size limit regulation has been revised and will be in effect for the July 1 start of the slot season. The revision changes the state's slot size limit from 20- to 25-inches to 20- to 24-inches.



  • Department of Natural Resources and Environmental Control
  • Division of Fish and Wildlife
  • News
  • anglers
  • Atlantic States Marine Fisheries Commission
  • Atlantic Striped Bass Management Plan
  • recreational catch
  • slot limit revision
  • striped bass

anc

DPH Partners with Delta Sigma Theta Sorority to Provide Free Health Screenings, Cancer Prevention Education to Kent Co.

By aligning outreach efforts at the Positively Dover African American Festival, DPH and DST aim to improve health outcomes statewide. DOVER, DEL. (June 20, 2024) – The Delaware Division of Public Health (DPH) Cancer Prevention and Control (CPC) Bureau and the Community Health Mobile Unit are partnering with the Dover Alumnae Chapter of Delta Sigma […]



  • Delaware Health and Social Services
  • Division of Public Health
  • screenings
  • DE Division of Public Health
  • Delaware Department of Health and Social Services
  • Delaware Division of Public Health
  • Kent County

anc

Safe Harbor for Financial Institutions Serving Legal Cannabis Businesses

As Delaware readies for the upcoming launch of the state’s legal adult-use cannabis industry, state lawmakers approved legislation, proposed by State Treasurer Colleen Davis, providing protections for banks and other financial institutions that serve licensed marijuana businesses. Although marijuana remains illegal at the federal level, Delaware has joined many other states in legalizing it for […]



  • Office of the State Treasurer
  • State Treasurer Colleen C. Davis
  • Cannabis
  • Marijuana
  • Office of the Delaware State Treasurer
  • Safe Banking
  • State treasurer Colleen Davis

anc

AG Jennings takes action against financial adviser for charging unreasonable fees

Attorney General Kathy Jennings this week filed a complaint against former Delaware investment adviser Elbert C. Smalls and his investment advisory firm, known as Winyah Financial Services, LLC or Winyah Financial, LLC (formerly operating in Delaware as Sun Financial Services, Inc.). The complaint is the culmination of an investigation by the Investor Protection Unit (the […]



  • Department of Justice Press Releases

anc

DNREC Sinks Two Vintage Vessels on Delaware Reef Site 11, ‘The Redbird Reef,’ to Enhance Recreational Opportunities

DNREC continued to diversify marine habitat for angling and diving experiences on Delaware’s renowned artificial reef system today by sinking two vintage vessels – a retired City of Baltimore fireboat and a World War II-era tugboat – onto Reef Site 11, the Redbird Reef, that also contains 750 retired NYC "Redbird" subway cars.




anc

DSHA Celebrates $500 Million in Mortgage Financing with Discover Bank, Launches New Mortgage Products

Dover, Del. – July 22, 2024 –The Delaware State Housing Authority (DSHA) and Discover Bank announced a significant milestone in their long-standing partnership to expand homeownership opportunities for low-to-moderate-income residents across the state. Over the past decade, the collaborative lending program has provided more than $500 million in mortgage financing to 2,780 first-time homebuyers with […]



  • Delaware State Housing Authority
  • News
  • dsha
  • DSHA Celebrates $500 Million in Mortgage Financing
  • new mortgage financing

anc

Commissioner Navarro Launches Office of Long-Term Care Insurance

Department of Insurance staff trained to aid residents Insurance Commissioner Trinidad Navarro has announced the creation of an Office of Long-Term Care Insurance within the Department of Insurance. Comprised of existing staff, this team has received special training and engaged with industry experts regarding consumer advocacy and assistance in long-term care insurance matters. “Long-term care […]




anc

State Releases Guidance on Generative Artificial Intelligence in Classrooms

The Delaware Department of Education has developed guidance for districts and charter schools on generative artificial intelligence (AI) in the classroom.




anc

DNREC Awards Contract Replace Bancroft Bridge

The Delaware Department of Natural Resources and Environmental Control announced that A-Del Construction of Newark has been awarded the contract for the replacement of the Bancroft Bridge in Alapocas Run State Park. Construction is tentatively scheduled to begin Oct. 1 and be completed in April 2025. Replacement of the existing Bancroft Bridge has been one of the DNREC Division of Parks and Recreation’s highest priorities since its emergency closure September 2021 when it was damaged beyond repair due to Hurricane Ida floodwaters.




anc

Improper Ambulance Service Payments Result in $363K Penalty Against Highmark

Navarro notes consumer reports spurred investigation Following a nearly years-long Market Conduct investigation, Insurance Commissioner Trinidad Navarro announced today penalties against Highmark totaling $363,570 relating to improper volunteer ambulance company claims reimbursement. Investigations began after reports were received that payments were going to residents rather than directly to volunteer ambulance companies for payment of services. […]




anc

Delaware Launches Agricultural Financing Program

The Delaware Department of Agriculture (DDA), in partnership with the Division of Small Business, officially launched the Delaware Agricultural Financing Program (DAFP) today. This new program aims to increase the viability of Delaware’s agricultural industry by broadening lending opportunities across the agricultural sector.




anc

Health Insurance Marketplace Data Released; Rates Finalized

Filings and affordability standard reporting reviewed by Department, consumers continue to benefit from increased competition, Inflation Reduction Act, and 1332 Reinsurance Waiver After welcoming new entrants for two consecutive years, the Delaware Health Insurance Marketplace is experiencing stability in carriers, plans, and rates for the 2025 plan year. Consumers will choose from 45 plans offered […]




anc

Delaware’s AP Success: Advancing Equity and Excellence

As Delaware’s Secretary of Education, I’m pleased to share the progress that Delaware students have made in Advanced Placement (AP) programs. This year, our state has seen significant growth in both AP participation and performance, reflecting our commitment to providing every student with access to challenging academic opportunities.




anc

Medicare Assistance Bureau: Important Reminders Ahead of Open Enrollment

Free one-on-one counseling saved Delawareans $3.8M in 2023 As Medicare Open Enrollment approaches, the Delaware Department of Insurance and its Medicare Assistance Bureau (DMAB) are sharing their annual consumer information update. From October 15 to December 7, consumers can join, switch, or drop a Medicare Prescription Drug Plan (Part D) or Medicare Advantage Plan. DMAB’s […]




anc

Delaware Board of Pardons Reforms Support Second Chances

Under Lt. Governor Hall-Long’s leadership, efficiencies to the Board of Pardons have significantly reduced wait times, streamlined processes and ultimately help Delawareans achieve stability in all aspects of life    DOVER, Del. – More Delawareans have been recommended for and been granted a pardon or commutation during the past eight years than at any point […]



  • Lt. Governor Bethany Hall-Long
  • News
  • Office of the Lieutenant Governor

anc

DPH Releases Latest Cancer Incidence and Mortality Trends in Delaware

DOVER, DEL. (Oct. 14, 2024) – Delaware’s cancer mortality rate continues to decline, according to the latest data from the Delaware Division of Public Health (DPH). Delaware and the U.S. saw their mortality rates go down by an average of 1.8% and 1.5%, respectively, between 2007 and 2021. In the 2024 report, which looked at the […]



  • Delaware Health and Social Services
  • Division of Public Health
  • cancer
  • cancer mortality rates
  • DE Division of Public Health
  • Delaware Division of Public Health

anc

AG Jennings issues open letter to Delaware landlords urging Delaware Landlord/Tenant Code Compliance

Attorney General Kathy Jennings‘ Fraud and Consumer Protection Division has issued an open letter to Delaware landlords regarding commonly seen illegal lease provisions in residential leases. The letter puts landlords on notice that their residential leases must comply with Delaware’s Residential Landlord/Tenant Code. Attorney General Jennings stated: “Landlords have tremendous power over their tenants. The […]



  • Department of Justice Press Releases

anc

Governor Carney, with Guidance from Water Supply Coordinating Council, Declares Statewide Drought Watch

WILMINGTON, Del. – Governor John Carney on Friday issued a statewide drought watch after receiving guidance from the Delaware Water Supply Coordinating Council (WSCC). Delawareans are asked to voluntarily reduce outdoor uses of water during the drought watch. This decision follows an assessment of conditions by the WSCC on October 25. The drought watch will remain in effect until […]



  • Delaware Emergency Management Agency
  • Delaware Health and Social Services
  • Department of Agriculture
  • Department of Natural Resources and Environmental Control
  • Division of Water
  • Governor John Carney
  • News
  • Office of the Governor
  • State Fire Marshal
  • drought
  • open burning ban

anc

Housing Assistance Applicants Should Update Information On Public Housing Waitlists By Nov. 22

Delaware's five public housing authorities (PHA) and AffordableHousing.com have partnered to simplify the housing assistance application process. Applicants will soon be able to submit and manage waiting list applications for all participating PHAs through a single, centralized platform.



  • Delaware State Housing Authority

anc

AG Jennings resuspends financial advisor for illegally accessing former clients’ account information

Attorney General Kathy Jennings has secured a six-month suspension from a former Delaware investment adviser for viewing current financial account information of former Delaware clients while unregistered. The Investor Protection Unit (the “Unit”), the state securities regulator for Delaware, received a complaint from a former client of Robert Brandon Prettyman, an unregistered investment advisor that the Unit had previously suspended for making false statements […]



  • Department of Justice Press Releases

anc

Delaware Partners with American Cancer Society for 2nd Annual Lung Cancer Screening Campaign

The American Cancer Society National Lung Cancer Roundtable (ACS NLCRT), American College of Radiology® (ACR®), Radiology Health Equity Coalition (RHEC), and GO2 for Lung Cancer (GO2) have partnered once again for the second annual National Lung Cancer Screening Day (“National LCS Day”) on Saturday, November 9, 2024, which has been officially proclaimed by Governor John […]




anc

Open Enrollment on Delaware’s Health Insurance Marketplace Starts Nov. 1

The open enrollment period will run through Jan. 15, 2025. Delawareans can renew existing coverage or sign up for a new plan at www.HealthCare.gov. Coverage for enrollees who sign up by Dec. 15 and pay their first month’s premium will be effective Jan. 1.



  • Delaware Health and Social Services
  • Insurance Commissioner
  • News
  • Delaware Health Insurance Marketplace
  • Delaware Insurance Commissioner
  • Department of Health and Social Services
  • Health Insurance Marketplace
  • open enrollment

anc

1551 Business, Finance, or Marketing Education Teacher

DEPARTMENT OF EDUCATION: Professional Standards Board




anc

Time for government agencies to embed data and AI into environmental compliance

Government employees charged with monitoring environmental compliance face a downpour of information, wading through countless reports and stacks of paperwork to accomplish their mission. To help these dedicated public servants increase productivity, agencies should consider a broader set of tools to control pollution, enforce regulations and improve compliance. Although foundational [...]

The post Time for government agencies to embed data and AI into environmental compliance appeared first on Government Data Connection.




anc

Beyerdynamic Lagoon ANC Review

Read the in depth Review of Beyerdynamic Lagoon ANC Audio Video. Know detailed info about Beyerdynamic Lagoon ANC configuration, design and performance quality along with pros & cons, Digit rating, verdict based on user opinions/feedback.




anc

Sony WH-1000XM4 Wireless Noise Cancelling headphones Review

Read the in depth Review of Sony WH-1000XM4 Wireless Noise Cancelling headphones Audio Video. Know detailed info about Sony WH-1000XM4 Wireless Noise Cancelling headphones configuration, design and performance quality along with pros & cons, Digit rating, verdict based on user opinions/feedback.




anc

Skullcandy Hesh ANC Review

Read the in depth Review of Skullcandy Hesh ANC Audio Video. Know detailed info about Skullcandy Hesh ANC configuration, design and performance quality along with pros & cons, Digit rating, verdict based on user opinions/feedback.




anc

M6 Financial Forecasting Competition announced

M6 Financial Forecasting Competition The Makridakis Open Forecasting Center has announced the M6 Financial Forecasting Competition, to begin in February 2022. This will be a "live" competition running through February 2023, with a focus on forecasts of stock price (returns) and risk, and on investment decisions based on the forecasts. [...]

The post M6 Financial Forecasting Competition announced appeared first on The Business Forecasting Deal.




anc

Video: Man Climbs Electric Tower In Noida, Dances On Top Of It

A man climbed an electric tower in Uttar Pradesh's Noida Sector 76 on Sunday afternoon. After nearly two hours, he was brought down by the police and fire department officials.




anc

Noel Tata Takes Over From Ratan Tata. Know The Tata Ancestry And History

Founded in 1868, Tatas have become one of largest and most diverse global conglomerates. It is a name heard in almost every home in India and tens of millions overseas.






anc

Telangana train accident: Goods train derails near Peddapalli. Check full list of cancelled, diverted trains today | Today News - Mint

  1. Telangana train accident: Goods train derails near Peddapalli. Check full list of cancelled, diverted trains today | Today News  Mint
  2. Goods train derails in Telangana's Peddapalli; 20 trains cancelled, 10 diverted  The Economic Times
  3. 11 coaches of goods train derail in Telangana  The Times of India
  4. Goods train derailment in Telangana affects rail traffic between Delhi and Chennai  Telangana Today
  5. Goods train derails in Telangana's Peddapalli; 30 trains cancelled, several diverted  The Hindu




anc

Chinese Man Duped Of Rs 11 Lakh By Fiancee In "Marriage Bed Burning" Scam

In a unique online romance scam, a man in Tianjin, China, fell victim to a bizarre "marriage bed burning" ritual, costing him Rs 11 lakh.




anc

Beat The Burden Of Medical Inflation With A Health Insurance

As disease rates rise and medical technology develops, treatment costs climb. It’s essential to understand that medical costs are not exclusively associated with hospitals. The cost of prescription drugs, diagnostic procedures, ambulance and operating room fees, consultations with doctors, and other costs are also constantly increasing. All of them could put a big strain on […]




anc

COP29 Expected Finalise Financing Model for Developing Economies

[SAnews.gov.za] With the United Nations Framework Convention on Climate Change (COP29) taking place this week, South Africa expects the COP29 Presidency to enhance efforts to finalise the New Collective Quantified Goal on Finance (NCQG), which is a matter of great importance for developing economies.




anc

Navigating Chiplet-Based Automotive Electronics Design with Advanced Tools and Flows

In the rapidly evolving landscape of automotive electronics, traditional monolithic design approaches are giving way to something more flexible and powerful—chiplets. These modular microchips, which are themselves parts of a whole silicon system, offer unparalleled potential for improving system performance, reducing manufacturing costs, and accelerating time-to-market in the automotive sector. However, the transition to working with chiplets in automotive electronics is not without its challenges.

Designers must now grapple with a new set of considerations, such as die-to-die interconnect standards, complex processes, and the integration of diverse IPs. Advanced toolsets and standardized design approaches are required to meet these challenges head-on and elevate the potential of chiplets in automotive innovation. In the following discourse, we will explore in detail the significance of chiplets in the context of automotive electronics, the obstacles designers face when working with this paradigm, and how Cadence comprehensive suite of IPs, tools, and flows is pioneering solutions to streamline the chiplet design process.

Unveiling Chiplets in Automotive Electronics

For automotive electronics, chiplets offer a methodology to modularize complex functionalities, integrate different chiplets into a package, and significantly enhance scalability and manufacturability. By breaking down semiconductor designs into a collection of chiplets, each fulfilling specific functions, automotive manufacturers can mix and match chiplets to rapidly prototype new designs, update existing ones, and specialize for the myriad of use cases found in vehicles today.

The increasing significance of chiplets in automotive electronics comes as a response to several industry-impacting phenomena. The most obvious among these is the physical restriction of Moore's Law, as large die sizes lead to poor yields and escalating production costs. Chiplets with localized process specialization can offer superior functionality at a more digestible cost, maintaining a growth trajectory where monolithic designs cannot. Furthermore, chiplets support the assembly of disparate technologies onto a single subsystem, providing a comprehensive yet adaptive solution to the diverse demands present in modern vehicles, such as central computing units, advanced driver-assistance systems (ADAS), infotainment units, and in-vehicle networks. This chiplet-based approach to functional integration in automotive electronics necessitates intricate design, optimization, and validation strategies across multiple domains.

The Complexity Within Chiplets

Yet, with the promise of chiplets comes a series of intricate design challenges. Chiplets necessitate working across multiple substrates and technologies, rendering the once-familiar 2-dimensional design space into the complex reality of multi-layered, sometimes even three-dimensional domains. The intricacies embedded within this design modality mandate devoting considerable attention to partitioning trade-offs, signal integrity across multiple substrates, thermal behavior of stacked dies, and the emergence of new assembly design kits to complement process design kits (PDKs).

To effectively address these complexities, designers must wield sophisticated tools that facilitate co-design, co-analysis, and the creation of a robust virtual platform for architectural exploration. Standardizations like the Universal Chip Interconnect Express (UCIe) have been influential, providing a die-to-die interconnect foundation for chiplets that is both standardized and automotive-ready. The availability of UCIe PHY and controller IP from Cadence and other leading developers further eases the integration of chiplets in automotive designs.

The Role of Foundries and Packaging in Chiplets

Foundries have also pivoted their services to become a vital part of the chiplet process, providing specialized design kits that cater to the unique requirements of chiplets. In tandem, packaging has morphed from being a mere logistical afterthought to a value-added aspect of chiplets. Organizations now look to packaging to deliver enhanced performance, reduced power consumption, and the integrity required by the diverse range of technologies encompassed in a single chip or package. This shift requires advanced multiscale design and analysis strategies that resonate across a spectrum of design domains.

Tooling Up for Chiplets with Cadence

Cadence exemplifies the rise of comprehensive tooling and workflows to facilitate chiplet-based automotive electronics design. Their integrations address the challenges that chiplet-based SoCs present, ensuring a seamless design process from the initial concept to production. The Cadence suite of tools is tailored to work across design domains, ensuring coherence and efficiency at every step of the chiplet integration process.

For instance, Cadence Virtuoso RF subflows have become critical in navigating radio frequency (RF) challenges within the chiplets, while tools such as the Integrity 3D-IC Platform and the Allegro Advanced Multi-Die Package Design Solution have surfaced to enable comprehensive multi-die package designs. The Integrity Signal Planner extends its capabilities into the chiplet ecosystem, providing a centralized platform where system-wide signal integrity can be proactively managed. Sigrity and Celsius, on the other hand, offer universally applicable solutions that take on the challenges of chiplets in signal integrity and thermal considerations, irrespective of the design domain. Each of these integrated analysis solutions underscores the intricate symphony between technology, design, and packaging essential in unlocking the potential of chiplets for automotive electronics.

Cadence portfolio includes solutions for system analysis, optimization, and signoff to complement these domain-specific tools, ensuring that the challenges of chiplet designs don't halt progress toward innovative automotive electronics. Cadence enables designers to engage in power- and thermal-aware design practices through their toolset, a necessity as automotive systems become increasingly sophisticated and power-efficient.

A Standardized Approach to Success with Chiplets

Cadence’s support for UCIe underscores the criticality of standardized approaches for heterogeneous integration by conforming to UCIe standards, which numerous industry stakeholders back. By co-chairing the UCIe Automotive working group, Cadence ensures that automotive designs have a universal and standardized Die-to-Die (D2D) high-speed interface through which chiplets can intercommunicate, unleashing the true potential of modular design.

Furthermore, Cadence champions the utilization of virtual platforms by providing transaction-level models (TLMs) for their UCIe D2D IP to simulate the interaction between chiplets at a higher level of abstraction. Moreover, individual chiplets can be simulated within a chiplet-based SoC context leveraging virtual platforms. Utilizing UVM or SCE-MI methodologies, TLMs, and virtual platforms serve as first lines of defense in identifying and addressing issues early in the design process before physical silicon even enters the picture.

Navigating With the Right Tools

The road to chiplet-driven automotive electronics is one paved with complexity, but with a commitment to standards, it is a path that promises significant rewards. By leveraging Cadence UCIe Design and Verification IP, tools, and methodologies, automotive designers are empowered to chart a course toward chiplets and help to establish a chiplet ecosystem. With challenges ranging from die-to-die interconnect to standardization, heterogeneous integration, and advanced packaging, the need for a seamless integrated flow and highly automated design approaches has never been more apparent. Companies like Cadence are tackling these challenges, providing the key technology for automotive designers seeking to utilize chiplets for the next-generation E/E architecture of vehicular technology.

In summary, chiplets have the potential to revolutionize the automotive electronics industry, breathing new life into the way vehicles are designed, manufactured, and operated. By understanding the significance of chiplets and addressing the challenges they present, automotive electronics is poised for a paradigm shift—one that combines the art of human ingenuity with the power of modular and scalable microchips to shape a future that is not only efficient but truly intelligent.

Learn more about how Cadence can help to enable automakers and OEMs with various aspects of automotive design.




anc

Advancing Die-to-Die Connectivity: The Next-Generation UCIe IP Subsystem

Cadence tapes out 32G UCIe interface IP for high speed, highly efficient chiplet designs and demonstrate high data rate performance in TSMC's 3nm technology(read more)




anc

The Future of Driving: How Advanced DSP is Shaping Car Infotainment Systems

As vehicles transition into interconnected ecosystems, artificial intelligence and advanced technologies become increasingly crucial. Infotainment systems have evolved beyond mere music players to become central hubs for connectivity, entertainment, and navigation. With global demand for comfort, convenience, and safety rising, the automotive infotainment market is experiencing significant growth. Valued at USD14.99 billion in 2023, it is projected to grow at a compound annual growth rate (CAGR) of 9.9% from 2024 to 2030.

To keep pace with this evolution, infotainment systems must accommodate a range of workloads, including audio, voice, AI, and vision technologies. This requires a flexible, scalable Digital Signal Processor (DSP) solution that acts as an offload engine for the main application processor. Integrating a single DSP for varied functions offers a cost-effective solution for high-performance, low-power processing, which aligns well with the needs of Electric Vehicles (EVs).

If you missed the detailed presentation by Casey Ng, Product Marketing Director at Cadence at CadenceLIVE 2024, register at the CadenceLIVE On-Demand site to access it and other insightful presentations. Stay ahead of the curve and explore the future of innovative electronics with us.

Cadence Infotainment Solution: Leading the Charge

Cadence Tensilica HiFi DSPs play a crucial role in enhancing audio capabilities in vehicle infotainment systems. They support applications like voice recognition, hands-free calling, and deliver immersive audio experiences. This technology is also paramount for features such as active noise control, which reduces road and cabin noise, and acoustic event detection for identifying unusual sounds like broken glass. One notable innovation is the "audio bubble," enabling personalized audio zones within the vehicle, ensuring passengers enjoy distinct audio settings.

Cadence HiFi DSP technology enriches the driving experience for electric vehicles by mimicking traditional engine sounds, while its advanced audio processing ensures optimal performance across various digital radio standards. It significantly contributes to noise reduction, hence improving the cabin experience. Integrating a Double Precision Floating Point Unit (FPU) stands out, as it upgrades audio performance and Signal-to-Noise Ratio (SNR) through efficient 64-bit processing, allowing control over numerous speakers without hitches.

These advancements distinguish the DSP as an essential tool in evolving infotainment systems, offering unmatched performance and adaptability. Tensilica HiFi processors, crucial to advanced infotainment SoCs, serve as efficient offload processors, augmenting real-time execution and energy efficiency. Cadence’s ecosystem, with over 200 codecs and software partnerships, propels the evolution of innovative infotainment systems. Introducing the HiFi 5s DSP marks a new era in connected car experiences, setting the stage for groundbreaking advancements.

Exploring Tomorrow with HiFi 5s DSP Technology

The HiFi 5s represents the apex of audio and AI digital signal processing performance. Built on the Xtensa LX8 platform, it introduces capabilities like auto-vectorization, which allows standard C code to be automatically optimized for performance. This synergy of hardware and software co-design marks a significant step forward in DSP technology. By leveraging its extended Single Instruction, Multiple Data (SIMD) capabilities alongside features like a double-precision floating-point unit (DP_FPU), the HiFi 5s delivers unparalleled precision and speed improvements in signal and audio processing tasks. Equally notable are its branch prediction and L2 cache enhancements, which optimize system performance by refining the control code execution and recognizing codec efficiency. The application of such enhancements are particularly beneficial in real-world scenarios.

AI-Powered Audio

Cadence's focus on AI integration with the HiFi 5s demonstrates significant improvements in audio clarity through AI-powered solutions.

  • AI models learn from real-world data and adapt dynamically, while classic DSP algorithms rely on fixed rules.
  • AI can be fine-tuned for specific scenarios, whereas classic DSP lacks flexibility.
  • AI handles extreme and marginal noise patterns better, generalizes well across different environments, and is robust against varying noise characteristics.

Cadence's dedication to artificial intelligence marks a pivotal shift in audio processing. Traditional DSP algorithms, bound by rigid rules, are eclipsed by AI's ability to learn dynamically from real-world data. This adaptability equips AI models to tackle challenging noise patterns and offer unmatched clarity even in noisy environments, making them ideal for automotive and consumer audio applications.

Realtime AI-Optimized Speech Enhancements by OmniSpeech and ai|coustics

OmniSpeech

Our partner, OmniSpeech, has advanced AI-based audio processing that enhances the performance of audio software, specifically for omnidirectional and dipole microphones. Impressively, their technology operates with less than 32MHz and requires only 418kB of memory.

Test results show that background noise is significantly reduced when AI employs a single omnidirectional microphone, outperforming non-AI solutions. Additionally, when using a dipole microphone with AI, there is a 3.5X improvement in the weighted Signal-to-Noise Ratio (SNR) and more than a 28% increase in the Global Mean Opinion Score (GMOS) across various background noise.

ai|coustics

ai|coustics, a Cadence partner specializing in advanced audio technologies, utilizes real-time AI-optimized speech enhancement algorithms. They leverage an extensive speech-quality dataset containing thousands of hours and 100 languages to transform low-quality audio into studio-grade audio. Their process includes:

  • De-reverb, which eliminates room resonances, echoes, and reflections
  • Removing artifacts from downsampling and codec compression
  • Dynamic and adaptive background noise removal
  • Reviving audio materials with analog and digital distortions
  • Providing support for all languages, accents, and a variety of speakers

Applications include:

  • Automotive: Enhances clarity of navigation commands and communication for driver safety
  • Consumer audio: Improves voice clarity for better dialogue understanding in TV programs. Optimizes speech intelligibility in communication for both uplink and downlink audio streams
  • Smart IoT: Boosts voice command detection and response quality

Performance Enhancements

The advancements in branch prediction and L2 cache integration have significantly boosted performance metrics across various systems. With HiFi 5s, branch prediction increases codec efficiency by an average of 5%, reaching up to 16% in optimal conditions. L2 cache improvements have drastically enhanced system-level performance, evidenced by a 2.3X boost in EVS decoder efficiency. Adding MACs and imaging ISA in imaging use cases has led to substantial advancements. When comparing HiFi 5s to HiFi 5, imaging ISA performance improvements range with >60% average performance improvements.

The Crescendo of the Future

As Cadence continues to blaze trails in DSP technology, the HiFi 5s emerges as the quintessential solution for consumer and automotive audio use cases. With a robust framework for auto-vectorization, an unmatched double-precision FPU, AI-driven audio solutions, and comprehensive system enhancements, Cadence is orchestrating the next era of audio processing, where every note is clearer, every sound richer, and every experience more engaging. It is not just the future of audio—it's the future of how we experience the world around us.

 Discover how Cadence Automotive Solutions can transform your business today!




anc

UPF 3.1 / Genus - Cannot find any instance for scope

Hi, I'm using genus (Version 21.14-s082_1) to synthesis a VHDL-design with multiple power-domains. After reading the power intent file and calling 'apply_power_intent',  I get the following warning:

Warning : Potential problem while applying power intent of 1801 file. [1801-99]
: Cannot find any instance for scope '/:CHIP_TOP'. Rest of commands in this scope will be skipped (set_scope:../../upf/CHIP_TOP.upf:2).
: Check the power intent. If the scenario is expected, this message can be ignored.

The fist two lines of CHIP_TOP.upf:

upf_version 3.1
set_scope :CHIP_TOP

I simulated the same  UPF and VHDL files with Xeclium and was able to verify all the IEEE1801/UPF aspects I need without any problems. I don't know, why genus is having a problem with the 'scope'.
In genus, after getting the warning, running 'set_db power_domain:CHIP_TOP/BLOCK_A/PD_CORE_D .library_domain PD0V5' returns the following error:

Error : <Start> word is not recognized. [TUI-182] [set_db]
: 'power_domain:CHIP_TOP/BLOCK/PD_CORE_D' is not a recognized object/attribute. Type 'help root:' to get a list of all supported objects and attributes.
: Check if the given <Start> word is a valid object_type, object or attribute.

Running 'commit_power_intent' gives me:

Started inserting low power cells...
====================================
Info : Command 'commit_power_intent' cannot proceed as there are no power domains present. [CPI-507]
: Design with no power domains is 'design:CHIP_TOP'.
Completed inserting low power cells (runtime 0.00).
====================================================

I'm suspecting that the problem lies in 'set_scope' and VHDL. I never had such problems with Verilog. I tried every way to reference the hierarchy in the code and now I'm at my wit's end and I need your help o/
How to set the scope with 'set_scope' in UPD 3.1 to the toplevel in VHDL, so that genus accepts it? Or is the problem caused by something else?

Best,

Iqbal




anc

Hiding child instances

I'm trying to do what I believe should be a very simple and straightforward thing but after much reading appears to be quite complicated.

I'm test-benching the digital portion of a mixed-signal circuit that's instantiated a few hundred times. Each instance has some digital controls, and an analog portion. To greatly speed up the simulation, I'd like to hide the analog portion, which is neatly contained in one or two cell views deep down the hierarchy, and then unhide it after simulation has ended so it doesn't mess up other peoples' sims

Just as an example, say there's an op-amp that from the top level is contained in instance "I<0:511>/I3/I15/I0". First off, I don't know how to iterate through the 512 instantiations of the top level cell, but let's say we're just working with the I0 instance. I thought it would just be

schIgnore(?objectId "I<0:511>/I3/I15/I0" ?setIgnore t)

Of course this doesn't work. I can get the top level cell dbId with

cv = dbOpenCellViewByType("library" "cell" "schematic" "" "a")

And then I can grab the instance ID with

inst = dbFindAnyInstByName(cv "I0")

This gives me something, but then I'm lost from here. If I use the ~>master to get an Id from inst, I cannot recursively use dbFindAnyInstByName to traverse down the hierarchy. Also the value this returned seems to be meaningless, it can't be used by the schIgnore command. I'm not sure what the schIgnore command is actually even looking for.

So I guess I'm trying to loop through two things, one is to traverse down the hierarchy and grab the ID of a child instance so I can schIgnore it, and another is to iterate through all the top level instances to hide the child instance within each of them.




anc

Is there a skill command for "Assign Layout Instance terminals"?

Is there a skill command for "Assign Layout Instance terminals", this form appears when i click on define device correspondence and Bind the devices.

Also,

Problem Statement : i have a schematic with a couple of transistor symbols and and i alos have a corresponding layout view with respective layout transistors but they all are inside a pCell(created by me) i.e layout transistor called inside a custom Pcell. Now i have multiple symbols in schematic view and a single instance(pCell) in layout view. 
Is there a way how i can bind these schematic symbols with layout symbols inside the pCell(custom)? Even if i have to use cph commands i'm fine with it. need help here.

The idea here is to establish XL connectivity between the schematic symbols and corresponding layout transistors(inside the pCell).

Thanks,

Shankar




anc

Refer instances and vias to technology library during importing

Hi,

My query is regarding importing of layout.

After importing, we see that the imported transistor instances and vias are all referring to the library in which they are imported, instead of referring to the technology library.

Please let me know how we can refer them to the technology library.

Will surely provide more details if my query is unclear.

Thanks,

Mallikarjun.




anc

Instance of standard cell does not have layout?

Hi,

I have synthesized a verilog code. When performing the pnr in innovus it is showing the error "Instance g5891__718 (similar for other) of the cell AND2_X6 has no physical library or has wrong dimension  values (<=0). Check your design setup to make sure the physical library is loaded in and attribute specified in library are correct.

When importing synthesized netlist in virtuoso then it says " Module AND2_X6, instantiated in the top module decoder, is not defined. Therefore the top module decoder will be imported as functional."

Please help what's going on here? 




anc

Coalesce Xcelium Apps to Maximize Performance by 10X and Catch More Bugs

Xcelium Simulator has been in the industry for years and is the leading high-performance simulation platform. As designs are getting more and more complex and verification is taking longer than ever, the need of the hour is plug-and-play apps that ar...(read more)




anc

JEDEC UFS 4.0 for Highest Flash Performance

Speed increase requirements keep on flowing by in all the domains surrounding us. The same applies to memory storage too. Earlier mobile devices used eMMC based flash storage, which was a significantly slower technology. With increased SoC processing speed, pairing it with slow eMMC storage was becoming a bottleneck. That is when modern storage technology Universal Flash Storage (UFS) started to gain popularity. 

UFS is a simple and high-performance mass storage device with a serial interface. It is primarily used in mobile systems between host processing and mass storage memory devices. Another important reason for the usage of UFS in mobile systems like smartphones and tablets is minimum power consumption. 

To achieve the highest performance and most power-efficient data transport, JEDEC UFS works in collaboration with industry-leading specifications from the MIPI® Alliance to form its Interconnect Layer. MIPI UniPro is used as a transport layer, and MIPI MPHY is used as a physical layer with the serial DpDn interface. 

 

UFS 4.0 specification is the latest specification from JEDEC, which leverages UniPro 2.0 and MPHY 5.0 specification standards to achieve the following major improvements:

  • Enables up to 4200 Mbps read/write traffic with MPHY 5.0, allowing 23.29 Gbps data rate. 
  • High Speed Link Startup, along with Out of Order Data Transfer and BARRIER Command, were introduced to improve system latencies. 
  • Data security is enhanced with Advanced RPMB. Advance RPMB also uses the EHS field of the header, which reduces the number of commands required compared to normal RPMB, increasing the bandwidth. 
  • Enhanced Device Error History was introduced to ease system integration. 
  • File Based Optimization (FBO) was introduced for performance enhancement. 

Along with many major enhancements, UFS 4.0 also maintains backward compatibility with UFS 3.0 and UFS 3.1. 

JEDEC has just announced the UFS 4.0 specification release, quoting Cadence support as a constant contributor in the JEDEC UFS Task Group, actively participating in these specifications development.  

With the availability of the Cadence Verification IP for JEDEC UFS 4.0, MIPI MPHY 5.0 and MIPI UniPro 2.0, early adopters can start working with the provisional specification immediately, ensuring compliance with the standard and achieving the fastest path to IP and SoC verification closure.  

More information on Cadence VIP is available at the Cadence VIP Website. 

 

Yeshavanth B N 




anc

BoardSurfers: Optimizing RF Routing and Impedance Using Allegro X PCB Editor

Achieving optimal power transfer in RF PCBs hinges on meticulously routed traces that meet specific impedance requirements. Impedance matching is essential to ensure that traces have the same impedance to prevent signal reflection and inefficient pow...(read more)




anc

What is Allegro X Advanced Package Designer and why do I not see Allegro Package Designer Plus (APD+) in 23.1?

Starting SPB 23.1, Allegro Package Designer Plus (APD+) has been rebranded as Allegro X Advanced Package Designer (Allegro X APD).

The splash screen for Allegro X APD will appear as shown below, instead of showing APD+ 2023:

For the Windows Start menu in 23.1, it will display as Allegro X APD 2023 instead of APD+ 2023, as shown below

23.1 Start menu 

In the Product Choices window for 23.1, you will see Allegro X Advanced Package Designer in the place of Allegro Package Designer +, as shown below: 

23.1 product title




anc

Introducing new 3DX Canvas in Allegro X Advanced Package Designer

Have you heard that starting SPB 23.1, Allegro Package Designer Plus (APD+) will be renamed as Allegro X Advanced Package Designer (Allegro X APD)? 

Allegro X APD offers multiple new features and enhancements on topics like Via Structures, Wirebond, Etchback, Text Wizards, 3D Canvas, and more. 

This post presents the new 3DX Canvas introduced in SPB 23.1. This can be invoked from Allegro X APD (from the menu item View > 3DX Canvas). 

Some of the key benefits of the new canvas: 

  • This canvas addresses the scale and complexity in large modern package designs. It provides highly efficient visual representation and implementation of packages. 
  • The new architecture enables high-performance 3D incremental updates by utilizing GPU for fast rendering. 

  • Real-time 3D incremental updates are supported, which means that the 3D view is in sync with all changes to the database. 

  • The new canvas provides 3D visualization support for packaging objects such as wire bonds, ball, die bump/pillar geometries, die stacks, etch back, and plating bar. 

  • This release also introduces the interactive measurement tool for a 3D view of packages. Once you open 3DX Canvas, press the Alt key and you can select the objects you want to measure. 
  • 3DX Canvas provides new 3D DRC Bond Wire Clearances with Real 3D DRC Checks. True 3D DRC in Constraint Manager has been introduced. If you open Constraint Manager, there will be a new worksheet added. Following DRC checks are supported: 
    Wire to Wire 
    Wire to Finger 
    Wire to Shape 
    Wire to Cline 
    Wire to Component




anc

Database Maintenance: DBDoctor

The DBDoctor application checks the database for errors and other problems, and presents a report about them. DBDoctor supports .brd, .mcm, .mdd, .psm, .dra, .pad, .sav, and .scf databases.

DBDoctor can:

  • Analyze and fix database problems.
  • Eliminate duplicate vias.
  • Perform batch design rule checking (DRC).
  • Upgrade databases more than one revision old.

To verify the integrity of a drawing database at any time during the design cycle, run DBDoctor at regular intervals but make sure you always run it after completing a design.

You can run DBDoctor to verify work in progress, or from a terminal window outside the layout editor, perhaps to check multiple input designs in batch mode by using wildcards and various switches. You do not have to run the layout editor to use DBDoctor.

To run this from Allegro X APD and Allegro PCB Editor, go to Tools > Database Check.

  

You can also go to the Start menu and select Cadence PCB Utilities 2023 > PCB DB Doctor 2023.

  

You can also use the following command to run DBDoctor in batch mode in the system command prompt:

dbdoctor [-check_only] [-drc] [-drc_only] [-shapes][-no_backup] [-outfile <newboardname.brd>]>

 

Comment below if you want to know more about this command and its integration with SKILL programming!!