loc

DOL Employment and Training Hudson Center Operation Temporarily Relocating to Pencader

FOR IMMEDIATE RELEASE: May 30, 2017 Newark, DE – Due to construction activity at the site, the Delaware Department of Labor, Division of Employment and Training office has temporarily closed its Hudson State Service Center and relocated the operation to the agency’s Pencader Corporate Center. Effective June 1 and until further notice, the team from […]




loc

Local Online Career Resource Available for Take Your Child to Work Day

Wilmington, DE. March 21, 2019–Attention educators, parents and employers! The Delaware Department of Labor’s affiliate website, the Delaware Career Resource Network (DCRN), provides information for educators, students and families to learn about careers through activities, handouts, resources, book suggestions, and web links they have placed on the site. It’s a great resource for Take Your […]



  • Department of Labor

loc

Deadly Poison Hemlock and Spotted Water Hemlock Found in Delaware

The Delaware Department of Agriculture is warning all residents about two deadly species of hemlock recently found in Sussex County. Environmental scientists have confirmed the presence of poison hemlock (Conicum maculatum) and spotted water hemlock (Cicuta maculata). All parts of the plants – leaves, stems, flowers, and roots – are poisonous to humans and animals.




loc

Consumer Demand For Buying Locally Grown Strong In Delaware

Today, the Delaware Department of Agriculture announced that Delaware farmers’ markets had nearly $3.16 million in sales in 2021. As the second-highest sales year on record for Delaware’s farmers’ markets, 2021 has proven demand for buying locally grown products is strong among residents and visitors to the state.




loc

Avian Influenza Found In Delaware Chicken Flock; Producers Urged To Take Precautions

DOVER, Del. (February 23, 2022) – Testing has confirmed a case of avian influenza on a Delaware poultry farm that showed increased mortality over the past few days. Following an investigation by the Delaware Department of Agriculture, the U.S. Department of Agriculture’s National Veterinary Services Laboratory has confirmed poultry from this farm have tested positive […]




loc

No Matter The Flock Size, Poultry Owners Need To Protect Bird Health

DOVER, Del. (March 1, 2022) – The Delaware Department of Agriculture (DDA) has been warning poultry owners since January to take extra precautions to protect their birds in light of detections of highly pathogenic avian influenza (HPAI) in wild birds in the Atlantic Flyway. But after a case of HPAI was announced last week in […]




loc

Delaware Announces Seafood Processors Pandemic Response and Safety Block Grant Program

The Delaware Department of Agriculture (DDA) announced they will be distributing $199,600 in relief funds through the Seafood Processors Pandemic Response and Safety (SPRS) Block Grant Program to eligible Delaware seafood processors, dealers, and processing vessels who were financially impacted by the COVID-19 pandemic.




loc

Unlocking generative AI: Navigating challenges to reap unprecedented business benefits

As businesses in the UK and Ireland rapidly adopt generative AI, strategic insights from the latest SAS study reveal the roadmap to successful integration and the hurdles to overcome. GenAI is rapidly transforming how businesses operate, innovate, and interact with customers and employees alike. However, as the technology proliferates, so [...]

Unlocking generative AI: Navigating challenges to reap unprecedented business benefits was published on SAS Voices by Iain Brown




loc

State and Local Agencies Respond to Severe Weather and Tornado Damage

The Delaware Emergency Management Agency (DEMA), Delaware State Police, Delaware Department of Health and Social Services, Sussex County Emergency Operations Center, DelDOT, and numerous volunteer organizations are mobilizing resources and personnel to respond to yesterday’s statewide damage from severe storms and likely tornado in Sussex County. Officials confirmed a fatality at a collapsed structure along Tuckers Road southeast of Greenwood, Sussex County. It’s the first confirmed death from a tornado in Delaware since 1983 according to the National Weather Service.



  • Delaware Emergency Management Agency
  • Delaware Health and Social Services
  • Delaware State Police
  • Department of Safety and Homeland Security
  • Department of Transportation
  • News
  • Sussex County

loc

Delaware Forest Service Opens Grants for Local Communities

DOVER, Del. (October 28, 2024)—The Delaware Forest Service is offering $910K in funding for local communities through four grants launching on November 1, 2024. While the application period for the Inflation Reduction Act (IRA) Sub-Grant for Disadvantaged Communities is already open, three more grants will become available. Delaware Forest Service’s Urban & Community Forestry Coordinator […]




loc

SAS Customer Intelligence 360: Data visualization, location analytics and geospatial insights

Everything happens somewhere, and much of our customer data includes location information. Websites include x, y coordinates in semi-structured click streams, and the mobile apps your prospects depend on frequently support device location to provide a personalized, targeted experience. As my SAS peer Robby Powell said: "Human brains are hardwired [...]

SAS Customer Intelligence 360: Data visualization, location analytics and geospatial insights was published on Customer Intelligence Blog.





loc

Smart lock company LockState closes $5.8M Series A to fast track sales & partnerships

Smart Lock Company LockState raised $5.8M Series A in new investment to fund its aggressive sales and marketing and partner development plan. The company previously raised $740K seed round and $1M in a round led by angel investors. The lead investor in latest round was Iron Gate Capital. Other investors include Kozo Keikaku Engineering Inc, Nelnet and Service Provider Capital.

Access Control Dashboard and WiFi Smart Locks

The company’s Wi-Fi-enabled RemoteLock is used by 1000s of Airbnb and other vacation rental hosts. It helps hosts remotely provide access to guests. Locking/unlocking codes can be generated via a host’s computer or smartphone.

RemoteLock’s prices start at $299 which is its algorithmic ResortLock. The most pricey lock by LockState is its ‘RemoteLock 7i Black WiFi Commercial Smart Lock’ which costs $479.

Another core product of LockState is its cloud-based remote access platform for internet-enabled locks. It implies users can remotely manage their (internet-enabled) locks via LockState’s cloud platform.

Unlike smartphones and watches, customers don’t look forward to upgrading their smart locks or buying one when new models are launched. Thus, smart lock companies offset this disadvantage by partnering with property management and short-term rental companies to get new customers.

LockState has partnered with vacation rental brands like Airbnb, HomeAway, and other listing partners to automate guest access.

“We are expanding our footprint and moving into a new warehouse office that is more than twice the size of our current office. We’re also staffing up our sales and marketing teams. We’ve accomplished a lot without investing heavily in marketing so we’ll support that area to keep our momentum going. We intend to expand into new business-to-business and enterprise verticals where we’re seeing the market grow. We are also dedicating budget toward development.” Nolan Mondrow, CEO of LockState in a statement released to news site Venture Beat

Igloohome a Singapore-based smart lock company also raised an investment of $4M in April this year.




loc

Locking When Emulating Xtensa LX Multi-Core on a Xilinx FPGA

Today's high-performance computing systems often require the designer to instantiate multiple CPU or DSP cores in their subsystem. However, the performance gained by using multiple CPUs comes with additional programming complexity, especially when accessing shared memory data structures and hardware peripherals. CPU cores need to access shared data in an atomic fashion in a multi-core environment. Locking is the most basic requirement for data sharing. A core takes the lock, accesses the shared data structure, and releases the lock. While one core has the lock, other cores are disallowed from accessing the same data structure. Typically, locking is implemented using an atomic read-modify-write bus transaction on a variable allocated in an uncached memory.

This blog shares the AXI4 locking mechanism when implementing an Xtensa LX-based multi-core system on a Xilinx FPGA platform. It uses a dual-core design mapped to a KC705 platform as an example.

Exclusive Access to Accomplish Locking

The Xtensa AXI4 manager provides atomic access using the AXI4 atomic access mechanism. While Xtensa's AXI manager interface generates an exclusive transaction, the subordinate's interface is also expected to support exclusive access, i.e., AXI monitoring. Xilinx BRAM controller's AXI subordinate interface does not support exclusive access, i.e., AXI monitoring: AXI Feature Adoption in Xilinx FPGAs.

Leveraging Xtensa AXI4 Subordinate Exclusive Access

The Xtensa LX AXI subordinate interface supports exclusive access. One approach is to utilize this support and allocate locks in one of the core's local data memories. Ensure that the number of external exclusive managers is configured, typically to the number of cores (Figure 1).

Figure 1

Note that the Xtensa NX AXI subordinate interface does not support exclusive access. For an Xtensa NX design, shared memory with AXI monitoring is required.

In Figure 2, the AXI_crossbar#2 (block in green) routes core#0's manager AXI access (blue connection) to both core's local memories. Core#1's manager AXI (yellow connection) can also access both core's local memories. Locks can be allocated in either core's local data memory.

In-Bound Access on Subordinate Interface

On inbound access, the Xtensa AXI subordinate interface expects a local memory address, i.e., an external entity needs to present the same address as the core would use to access local memory in its 4GB address space. AXI address remap IP (block in pink) translates the AXI system address to each core's local address. For example, assuming locks are allocated in core#0's local memory, core#1 generates an AXI exclusive to access a lock allocated in core#0's local memory (yellow connection). AXI_crossbar#2 forwards transaction to M03_AXI port (green connection). AXI_address_remap#1 translates the AXI system address to the local memory address before presenting it to core#0's AXI subordinate interface (pink connection).

It is possible to configure cores with disjoint local data memory addresses and avoid the need for an address remap IP block. But then it will be a heterogeneous multi-core design with a multi-image build. An address remap IP is required to keep things simple, i.e., a homogeneous multi-core with a single image build. A single image uses a single memory map. Therefore, both cores must have the same view of a lock, i.e., the lock's AXI bus address must be the same for both.

Figure 2

AXI ID Width

Note Xtensa AXI manager interface ID width=4 bits. Xtensa's AXI subordinate interface ID width=12 bits. So, you must configure AXI crossbar#2 and AXI address remap AXI ID width higher than 4. AXI IDs on a manager port are not globally defined; thus, an AXI crossbar with multiple manager ports will internally prefix the manager port index to the ID and provide this concatenated ID to the subordinate device. On return of the transaction to its manager port of origin, this ID prefix will be used to locate the manager port, and the prefix will be truncated. Therefore, the subordinate port ID is wider in bits than the manager port ID. Figure 3 shows the Xilinx crossbar IP AXI ID width configuration.

Figure 3

Software Tools Support

Cadence tools provide a way to place locks at a specific location. For more details, please refer to Cadence's Linker Support Packages (LSP) Reference Manual for Xtensa SDK. .xtos.lock(green) resides in core#0's local memory and holds user-defined and C library locks. The lock segment memory attribute is defined as shared inner (cyan) so that L32EX and S32EX instructions generate an exclusive transaction on an AXI bus. See Figure 4. The stack and per-core Xtos and C library contexts are allocated in local data memory (yellow).

…………..LSP memory map………….
BEGIN dram0
0x40000000: dataRam : dram0 : 0x8000 : writable ;
dram0_0 : C : 0x40000400 - 0x40007fff : STACK : .dram0.rodata .clib.percpu.data .rtos.percpu.data .dram0.data .clib.percpu.bss .rtos.percpu.bss .dram0.bss;
END dram0
…………………
BEGIN sysViewDataRam0
0xA0100000: system : sysViewDataRam0 : 0x8000 : writable, uncached, shared_inner;
lockRam_0 : C : 0xA0100000 - 0xA01003ff : .xtos.lock;
END sysViewDataRam0
…………..

Figure 4

Please visit the Cadence support site for more information on emulating Xtensa cores on FPGAs.




loc

what is "cell with Zero maximum clock transition time" ?

anyone know what is "cell with Zero maximum clock transition time"  ?

not zero transition, not maximum transtion, it is zero maximum clock transition time.

it means X0 cell? (drive-strength)

can you explain? 

thanks :-)




loc

Beta feature innovusClockOptFlow?

Hi all,

I have been following the tutorial "Innovus Block Implementation with Stylus Common UI", version 23.1.

While I was doing the clock tree synthesis, the tutorial calls for a command

clock_opt_design

But my tool tells me this is a beta feature which needs to be enabled.

Warning: clock_opt_design requires beta feature innovusClockOptFlow enabled.


Can I ask how do I enable this beta feature?

My version of Innovus is v21.35-s114_1, is it because of the version incompatibility?

Many thanks




loc

Clock doubler SDC modelling

Hi all,

I'm trying to model the clock of a clock doubler. The doubler consists of a delay cell and an XOR gate, which generates a pulse on both the rising and falling edge of the input clock. I've created a simple module to evaluate this. In this case, DEL1 and XOR2 are standard library cells. There is a don_touch constraint on both library cells as well as on clk_d.

module top (
input wire clk,
output reg Q);

//Doubler
wire clk_d;
wire clk_2x;
DEL1 u_delay (.I(clk),.Z(clk_d));
XOR2 u_xor (.A1(clk),.A2(clk_d),.Z(clk_2x));

//FF for connecting the clock to some leaf:
always @(posedge clk_2x) Q<=~Q;

endmodule

My SDC looks like this:

create_clock [get_ports {clk}] -name clk_i -period 100
set_clock_latency -rise 0.1 [get_pins u_xor/Z]
set_clock_latency -fall 0.4 [get_pins u_xor/Z]
create_generated_clock -name clk_2x -edges {1 1 2 2 3} -source clk [get_pins u_xor/Z]

The generated clock is correctly generated but the pulse width is zero. I would be expecting that the pulse width is the difference between fall and rise latency but is not applied:

report_clocks:

report_clocks -generated:

clk_2x is disconnected from the FF after syn_generic. What can I do to model some minimum pulse width? Will innovus later on model this correctly with the delay of DEL1?




loc

How to define the pin locations for 2-dimensional input?

I have a 2-dimensional input in my design - input [2:0] data_in [15:0]. After synthesis with genus, I got a netlist where the inputs are like data[15], data[14],...,data[0]. And furthermore it has definitions like input [2:0] data[15], .... So how can I define the pin locations of each of the bits for this input? Can I define data[15]'s inner bits like data[15][0]? Is it possible to define this with def files?




loc

Unlock Your RF Engineering Potential with a Cadence AWR Free Academic Trial!

Are you ready to revolutionize your RF design experience? Look no further! Cadence AWR software is your gateway to mastering the intricacies of Radio Frequency (RF) circuit design, and now, you can explore its power with our exclusive Free Academic T...(read more)




loc

TSN-PTP: A Real-Time Network Clock Synchronizing Protocol

In a network containing multiple nodes, the need for synchronization between the various nodes is not just instrumental but also a complicated and highly complex process. This process becomes even more tricky if we synchronize the clocks between the Manager and the Peripheral. As we know, in a real-time network, some of the nodes would behave like Managers while some would be a Peripheral. If we must make the communication process smooth, then the local clocks of these nodes must be synchronized. 

The problem with this synchronization is that we have the clock running in the Manager as well. If we send the value of the Manager clock to the Peripheral, the synchronization doesn’t happen as we have a propagation delay of the messages, along with the propagation delay of the electronic circuits of Manager and the Peripheral.  

The cherry on the cake is that these electronic circuit propagation delays are not random and remain constant, so we can add a time offset to it to match the clock. To tackle this challenge, IEEE has come up with a protocol named “Precision Timing Protocol.” 

 

Operation of PTP: 

To synchronize the clocks, a Sync message is sent by the Manager to the Peripheral, which then timestamps the receiving time of the same. Following this, a ‘Follow up’ message is issued by the Manager stating the timestamp at which the Sync message was sent. 

The Peripheral then finds the difference between the two values and adds this to its current time. After this, the time difference between the Manager and the Peripheral narrows down to only the propagation delay of the messages.  

To overcome this, the Peripheral issues a ‘Delay Request’ to the Manager, and the Manager, in turn, issues a ‘Delay Response.’ Both these messages have the timestamp of when they were issued. The time at which they are received is then noted. Since two messages are sent, one from the Peripheral and the other from the Manager, there are two propagation delays. Then half of this value is our propagation delay. 

The Peripheral then adds this propagation delay to its clock, and hence the clock gets synchronized. 

Advantages of PTP: 

  1. It provides accurate time stamping. 
  2. It is a well-known clock synchronization protocol. 
  3. It provides intensified security inside the premises. 
  4. It provides the possibility of setting coordinated actions and synchronized communication. 

There are various versions of PTP that have been developed over time, namely PTPv1, PTPv2, PTPv2_1, and the latest PTP-AS. 

Cadence Verification IP for Ethernetis available to support the newer version of PTP, allowing simulation of the device for efficient IP, SoC, and system-level design verification. Semiconductor companies can start using it to fully verify their controller design and achieve functional verification closure on it within no time. 




loc

DDR5 UDIMM Evolution to Clock Buffered DIMMs (CUDIMM)

DDR5 is the latest generation of PCDDR memory that is used in a wide range of application like data centers, Laptops and personal computers, autonomous driving systems, servers, cloud computing, and gaming are now increasingly being used for AI applications with advances in memory bandwidth and density to allow DDR5 DIMMs (Dual Inline Memory Modules) to support densities higher then 256 GB per DIMM card. The highest speed DDR5 SDRAM devices can support data rates of up to 8800 MTps.

DDR5 SO-DIMMs and UDIMMs

One of the most recognized uses of PCDDR is with client devices like laptops and personal computers. These client devices mostly use two types of DDR5 DIMMs called SO-DIMM (Small Outline Dual Inline Memory Module) and UDIMM (Unbuffered Dual Inline Memory Module).

These types of DIMMs have no signal regeneration or buffering (which, for example, the Registering Clock Driver or the RCD does for clocks/command/control signals for a registered DIMMs). A typical 2-Rank UDIMM with x8 DDR5 SDRAM components has 8 or 10 components per rank depending on the system ECC (Error Correction Code) memory being part of the DIMM.

Why DDR5 Clock Buffer and CUDIMM?

Clocks are one of the most important signals for synchronous devices, and DDR5 SDRAMs are no exception. The host is responsible for the fanout to all the DRAM input ports, such as clocks for UDIMMs. Driving of all these DRAM clocks can put quite a bit of load on the host output drivers, thus affecting the signal quality, which can result in unexpected memory errors. This issue gets amplified when operating at the higher clock and data rates where the clock signals transition from one logic value to the next over a very short time. To solve these signal integrity issues with DRAM clocks, JEDEC has come up with a new type of DDR5 DIMM component that is called DDR5 clock buffer. Clock buffers can be used for both DDR5 SO-DIMMs and DDR5 UDIMMs. DDR5 UDIMMs that include a clock buffer component as part of the DIMM card are called DDR5 CUDIMMs (Clock Buffered UDIMMs).

DDR5 Clock Buffer Overview

DDR5 Clock Buffer is a simple logic device that takes in two sets of input clock pins and drives two sets of clock pins as output per channel. The clock buffer device can operate in three types of clock modes: -

  • PLL bypass mode: In this mode, the clock buffer just passes on the input clocks to output without any kind of signal buffering. The PLL bypass mode enabled CUDIMM devices behave like traditional UDIMMs without any buffering of the clocks. This is why it’s also referred to as legacy mode. Recommended CUDIMM operating speeds in PLL bypass mode are typically limited to 3000 MHz.
  • Single PLL mode: In the single PLL Mode, the clock buffer device will use a Phase Lock Loop (PLL) for the regeneration of the incoming host clock to create a better-quality clock that is sent to the DRAMs. However, since there is only one PLL that is used in this mode, both sub channel output clocks will be driven based on only one set of input clocks with the other set of input clocks remaining unused.
  • Dual PLL mode: In this mode, the clock buffer will use two PLLs to independently generate each sub channel output clock based on each set of incoming host clocks. The second set of PLL can be turned on or off on the fly if needed to save power.

Beyond the clock modes, clock buffers provide additional flexibility to the system designers with register-controlled additional signal delays, optional output clock enable/disable per bit feature, drive strength and termination choices, etc. All DDR5 clock buffer device control word registers are accessible via DDR5 DIMM sideband.

Cadence VIPs offers a compressive memory subsystem solution that includes memory models for DDR5 SDRAM, DDR5 RCD, DDR5 DB, DDR5 clock buffer, all types of DDR5 DIMMs, including the DDR5 CUDIMMs, DFI Memory Controller/PHY VIPs, and a system VIP compliant to JEDEC specifications defined for each of those devices along with latest DFI Specification.

More information on Cadence DDR5 DIMM VIP is available at the Cadence VIP Memory Models website.




loc

How to transfer custom title block from Orcad Capture to PCB Editor

Hi,

So I was trying to update the title block of a schematic that I have. The title block that was on there was out of date . I clicked on place --> title block and was able to find the title block that I need. I also have a .OLB file that contains that title block. Then I created a Netlist with the old BRD file as the input file (To keep it as is but modify changes) but when I do that I still do not see / cannot place the title block that I need. Under Place --> format symbols in Allegro , I do see a title block that is coming from the database (But it's the old one). I don't know what to do at this point and would appreciate any tips. I did make sure that the path to where the library is , is defined in the user preferences. 
I also tried copying the title block under the library folder in capture before creating my Netlist and that did not work either.

Thank you all.




loc

The default location of orCAD Capture library Pin Number is incorrect

The default position of the pin number is incorrect.




loc

Noise summary data per sub-block in Maestro output expressions

Hi,

I have a question about printing noise summary via maestro output expressions.

How can I print noise data using output expressions, for multiple levels of the hierarchy?

I have found this article which describe the procedure using ocnGenNoiseSummary() functionhttps://support.cadence.com/apex/ArticleAttachmentPortal?id=a1Od0000007MViHEAW&pageName=ArticleContent

I see also Andrew Beckett referring to the above mentioned article as a solution to a similar question: community.cadence.com/.../noise-summary-per-instance

However, this seems to work only if I'm to extract noise data from a single level of hierarchy.

If I have the output expression "ocnGenNoiseSummary(2 ?result 'hbnoise)", it will generate a "noisesummary" directory under results directory for a hierarchy level of 2.

If I am to extract data from various hierarchy levels, I should be able to generate multiple noise summary directories, such as noisesummary1, noisesummary2 where they correspond to "ocnGenNoiseSummary(1 ?result 'hbnoise)" & "ocnGenNoiseSummary(2 ?result 'hbnoise)", respectively. However this does not seem to be possible.

Can you please advice? Thanks.

My Cadence version: IC23.1-64b.ISR7.27

BR,

Denizhan Karaca




loc

EMX - Localised back etching

Do you know if it is possible to define localized back etching (LBE) in EMX? It should be associated to a layer which defines the holes done in the substrate. I've not found any reference for this in the .proc syntax. 

--> Answer found. This is not possible because EMX considers the same dielectric in all x-y plane




loc

How to store the workspace designs and projects in local directory

Dear Community,

In OrCAD X Profession, the workspace feature enables the users to store the libraries (Schematic Symbol, Footprint and PSpice Models) and Designs (Schematic and PCB layout) in the cloud workspace.

But storing these libraries and design are stored in servers in the USA, Europe, Asia and Japan Servers.

I don't want to store my designs in any of these servers instead I want to create the workspace in my local PC and store all my libraries and designs in the local workspace.

Is this possible, if possible then can anyone provide the steps/procedure or videos of how to do it?

Regards,

Rohit Rohan




loc

Unlocking the Concepts of IEEE 1801 Standard for Efficient Power Management

Power efficiency is a critical factor in the fast-evolving world of semiconductor design.

The IEEE 1801 standard, also known as UPF (Unified Power Format), was developed by the IEEE to address the intricate challenges associated with power management in contemporary semiconductor designs. This standard offers a uniform framework for defining power domains, power states, and power intent, ensuring consistency across diverse tools and phases of the design process. By utilizing UPF, you can precisely model and regulate power consumption, a critical aspect for battery-operated devices, high-performance computing, and energy-efficient designs.

The key concepts of IEEE 1801 are:

  1. Power domains
  2. Power states
  3. Power gating and isolation
  4. Power switches
  5. Level shifters, isolation, and retention cells
  6. Macro model

Based on these building blocks, you write the power intent of the design.

The power intent for the design includes identifying/implementing low-power strategies that provide a clear description of the power architecture of a design.

The power definitions can effectively manage power consumption and ensure the chip meets its power and performance requirements.

You can start by creating the Power Supply Network, which defines how power is supplied to the design's various power domains and logic cells.

What's the next step to build the file? How do you understand the various concepts related to IEEE 1801? How do you complete the rest of the power intent file?

Relax!

Gear up to attend the training class created just for you to dive deep into the entire format and explore this exciting power specification method/format with hands-on labs in one day!

Training

Fundamentals of IEEE 1801 Low-Power Specification Format Training

This course is a complete tutorial for understanding the fundamentals of IEEE 1801 low-power specification format concepts. You learn about IEEE 1801 power supply networks, ground ports and nets, creating and connecting supply ports/nets, power domain, power switch, power states, defining isolation and level shifter strategies, hierarchical IEEE 1801, and various versions of the IEEE 1801. You also explore how power intent information can be used for a design across various flow stages, such as functional verification, synthesis, logic equivalency checking, place-and-route, test, timing signoff, power integrity, and so forth, using Cadence® tools.

Labs

We ensure that your learning journey is smooth with hands-on labs covering various design scenarios.

Lab Videos

Now, the exciting part is that to help you further, we have created engaging videos of the training labs. You can refer to the lab module's instructions in demo format at https://support.cadence.com.

Lab DemoChecking Power Supply Network in IEEE 1801 format and Running IEEE 1801 Quality Checks using Conformal Low Power

Lab Demo: Checking Power Intent for The Macro Connections in IEEE 1801 Format And Running IEEE 1801 Quality Checks using Conformal Low Power 

Online Class

Here is the course link.

Get ready for the most thrilling experience with Accelerated Learning!

The more you know, the faster you go!

Grab the cycle  or hike it, based on your existing knowledge.

Take the quiz and increase your learning pace!!

What's Next?

Grab your Badge after finishing the training and flaunt the expertise you have built up. 😊

Ready to take a tour of this power specification world? Let's help you enroll in this course.

We organize this training for you as a "Blended" or "Live" training. Please reach out to Cadence Training for further information. If you want to ensure you are always the first to know about anything new in training, you can use the SUBSCRIBE button on the landing page to sign up for our regular training newsletters.

Related Short Training Bytes/Videos

Enhance the learning experience with short videos:

Genus Synthesis Solution: Video Library

 Joules RTL Power Solution: Video Library

Related Training

 Low-Power Synthesis Flow with Genus Synthesis Solution

Genus Low-Power Synthesis Flow with IEEE 1801

Related Blogs

It's the Digital Era; Why Not Showcase Your Brand Through a Digital Badge! - Digital Design - Cadence Blogs - Cadence Community

Relax in Summer with Cooler IC chips and Ice-Cream! Do you want to Explore the Recipe? - Digital Design - Cadence Blogs - Cadence Community

Power Is HOT and Touches Everything and Everybody! But the Challenge Is To Deal With Low Power During Design Synthesis; How? - Digital Design - Cadence Blogs - Cadence Community

Binge on Chip Design Concepts this Weekend! - Digital Design - Cadence Blogs - Cadence Community




loc

A Magical World - The Incredible Clock Tree Wizard to Augment Productivity and QoR!

In the era of Artificial Intelligence, front-end designers need a magical key to empower them with technology that enables fully optimized RTL for implementation handoff and provides RTL designers with capabilities to accurately assist in the implementation convergence process.

The magic lies with Cadence Joules RTL Design Studio, an expert system that leverages generative AI for RTL design exploration, triages possible causes of violations, and additional insights that empower designers to understand how to address issues in their RTL, leading to smarter and more efficient chip design.

This unlocks the immense debugging and design analysis capabilities from a single, unified cockpit, enabling fully optimized RTL design prior to implementation handoff for the front-end designers and addresses all aspects of physical design by adding visibility into power, performance, area, and congestion (PPAC)

One critical component is the clock tree, which distributes the clock signal to all sequential elements, such as flip-flops and latches. Designers need the right techniques in the beginning stage to optimize the clock tree structure, ensuring that their designs meet the required timing specifications, reduce power consumption, maintain signal integrity, and increase reliability.

 This incredible feature is part of the Joules RTL Design Studio.

How do you efficiently explore the clock tree structure to optimize the results using Joules RTL Design Studio?

Joules Studio allows viewing a simplified version of the clock structure. This feature is primarily designed to help display clock frequency scaling through clock dividers. You can customize colors, symbols, and design elements using an input file. Additionally, you can cross-probe the custom clock tree structure to other widgets and the main schematic view in Joules Studio.

Moreover, with the clock tree preference features of the ideal clock tree wizard in Joules Studio GUI, you can highlight clock path, generate clocks and master clock, set case analysis, fold and unfold instances, undo and redo, set sense and disable timing, color preference, etc.

You can binge on these features through the channel videos posted on the support portal, which covers the Joules RTL Design Studio GUI Clock Tree Structure and Features of Ideal Clock Tree Wizard.

You can refer to the videos on Cadence Online Support (Cadence login required).

Video Links:
Viewing
 Custom Clock Tree Structure in Joules RTL Design Studio (Video)
 

Exploring Clock Tree Preference Widget of Ideal Clock Tree Wizard in Joules RTL Design Studio (Video) 

Want to learn more?

Explore the one-stop solution Joules RTL Design Studio Product Page on Cadence Online Support (Cadence login required).

Related Resources 

Related Training Bytes:

Understanding Prototype Design Flow in Joules RTL Design Studio (Video)

Running Prototype Implementation Flow in Joules RTL Design Studio (Video)

Understanding Analyze Timing By Hierarchy In Joules RTL Design Studio (Video)

Related Courses:

Want to Enroll in this Course?

We organize this training for you as a "Blended" or "Live" training. Please reach out to Cadence Training for further information.

Please don't forget to obtain your Digital Badge after completing the training.

Related Blogs:

Let's Discover the Secret to Enhance Design's PPAC in a Single Cockpit! - Digital Design - Cadence Blogs - Cadence Community

Joules RTL Design Studio: Accelerating Fully Optimized RTL - Digital Design - Cadence Blogs - Cadence Community

Let's Replay the Process of Power Estimation with the Power of 'x'! - Digital Design - Cadence Blogs - Cadence Community

Is Design Power Estimation Lowering Your Power? Delegate and Relax! - Digital Design - Cadence Blogs - Cadence Community




loc

Fintech Locations of the Future 2019/20: London tops first ranking

London has been named fDi’s inaugural Fintech Location of the Future for 2019/20, followed by Singapore and Belfast. 




loc

Tourism Locations of the Future 2019/20 – FDI Strategy

Australia tops the FDI Strategy category of fDi's Tourism Locations of the Future 2019/20 rankings, followed by Costa Rica and Azerbaijan.




loc

Reforms could unlock African development, reports McKinsey

Continued African development could hinge on public finance reforms.




loc

Group effort helps The Fresh Market stay local

Financial incentives from two different cities persuaded US grocery chain The Fresh Market to stay headquartered in its home state of North Carolina.




loc

Balochistan representative hails new dawn

Sardar Popalzai, president of the Balochistan Economic Forum, talks about the blue economy and the Pakistani province’s tourism potential.




loc

View from Europe: will European investment go local?

Long-dominant global supply chains look less tenable in the light of pressures ranging from pandemics to disasters, trade tensions and protectionism.




loc

Dublin tops European HQ location rankings

The UK is the top country, but Dublin is leading city, for foreign companies setting up headquarters in Europe, according to fDi’s ranking.




loc

Apple will let you share location of lost items with airlines

Apple now lets you share location of lost items with third parties via Find My accessories and AirTags.




loc

FERC receives two proposals for same California pumped storage location

The Federal Energy Regulatory Commission has received two applications for preliminary permits for a pumped storage project at Lake Elsinore in California.




loc

East-West Center and Hawai'i Green Growth Local 2030 Hub Sign Cooperative Agreement

East-West Center and Hawai'i Green Growth Local 2030 Hub Sign Cooperative Agreement East-West Center and Hawai'i Green Growth Local 2030 Hub Sign Cooperative Agreement
palmaj

News Release

Explore

News Release

Explore




loc

Sporting life as marathon boom powers local economic growth

STREETS across China were alive with energy yesterday, as thousands of runners jogged, smiled and celebrated in what’s been dubbed a “super marathon weekend.” Data show that about 30 marathons took place




loc

As Rubber Plantations Expand in the Highlands of Southeast Asia, What Happens to Local Farmers?

As Rubber Plantations Expand in the Highlands of Southeast Asia, What Happens to Local Farmers? As Rubber Plantations Expand in the Highlands of Southeast Asia, What Happens to Local Farmers?
Anonymous (not verified) Fri, 10/19/2018 - 16:52

East-West Wire

Tagline
News, Commentary, and Analysis
East-West Wire

The East-West Wire is a news, commentary, and analysis service provided by the East-West Center in Honolulu. Any part or all of the Wire content may be used by media with attribution to the East-West Center or the person quoted. To receive East-West Center Wire media releases via email, subscribe here.

For links to all East-West Center media programs, fellowships and services, see www.eastwestcenter.org/journalists.

Explore

East-West Wire

Tagline
News, Commentary, and Analysis
East-West Wire

The East-West Wire is a news, commentary, and analysis service provided by the East-West Center in Honolulu. Any part or all of the Wire content may be used by media with attribution to the East-West Center or the person quoted. To receive East-West Center Wire media releases via email, subscribe here.

For links to all East-West Center media programs, fellowships and services, see www.eastwestcenter.org/journalists.

Explore




loc

In Myanmar, Conflicts Over Land and Natural Resources Block the Peace Process

In Myanmar, Conflicts Over Land and Natural Resources Block the Peace Process In Myanmar, Conflicts Over Land and Natural Resources Block the Peace Process
Anonymous (not verified) Fri, 01/25/2019 - 15:28

East-West Wire

Tagline
News, Commentary, and Analysis
East-West Wire

The East-West Wire is a news, commentary, and analysis service provided by the East-West Center in Honolulu. Any part or all of the Wire content may be used by media with attribution to the East-West Center or the person quoted. To receive East-West Center Wire media releases via email, subscribe here.

For links to all East-West Center media programs, fellowships and services, see www.eastwestcenter.org/journalists.

Explore

East-West Wire

Tagline
News, Commentary, and Analysis
East-West Wire

The East-West Wire is a news, commentary, and analysis service provided by the East-West Center in Honolulu. Any part or all of the Wire content may be used by media with attribution to the East-West Center or the person quoted. To receive East-West Center Wire media releases via email, subscribe here.

For links to all East-West Center media programs, fellowships and services, see www.eastwestcenter.org/journalists.

Explore




loc

Jakarta Flooding Prompts Plan to Relocate Indonesia’s Capital

Jakarta Flooding Prompts Plan to Relocate Indonesia’s Capital Jakarta Flooding Prompts Plan to Relocate Indonesia’s Capital
ferrard Thu, 05/19/2022 - 08:11

East-West Wire

Tagline
News, Commentary, and Analysis
East-West Wire

The East-West Wire is a news, commentary, and analysis service provided by the East-West Center in Honolulu. Any part or all of the Wire content may be used by media with attribution to the East-West Center or the person quoted. To receive East-West Center Wire media releases via email, subscribe here.

For links to all East-West Center media programs, fellowships and services, see www.eastwestcenter.org/journalists.

Explore

East-West Wire

Tagline
News, Commentary, and Analysis
East-West Wire

The East-West Wire is a news, commentary, and analysis service provided by the East-West Center in Honolulu. Any part or all of the Wire content may be used by media with attribution to the East-West Center or the person quoted. To receive East-West Center Wire media releases via email, subscribe here.

For links to all East-West Center media programs, fellowships and services, see www.eastwestcenter.org/journalists.

Explore




loc

One person taken in for questioning following early morning N3 truck blockade




loc

ActionSA details #Spaza4Locals strategy to combat foreign ownership and illicit trade in township spaza shops




loc

Vietnam says Temu, Shein must register with government or be blocked

HANOI, VIETNAM — Vietnam said Chinese online retailers Shein and Temu need to register with the government before the end of November or it will block their internet domains and apps from being used in the country. Vietnam's government and local businesses have expressed concern about the impact of Chinese online platforms on local markets due to deep discounting. The trade ministry has also said it is worried about the potential for the sale of counterfeit items. Nguyen Hoang Long, Vietnam's deputy trade minister, told a government meeting at the weekend that the ministry had worked with both Shein and Temu on the licensing matter. "After the ministry's notification, if these platforms do not comply, the Ministry of Industry and Trade will coordinate with relevant agencies to implement technical measures such as blocking applications and domains," Long said in a government statement. Shein and Temu did not respond immediately to a request for comment. Fast-fashion retailer Shein has been selling into Vietnam for at least two years, while Temu, owned by Chinese e-commerce giant PDD Holdings, started allowing users in Vietnam to shop last month. Vietnam allows imported goods of up to $40 to be exempt from a value-added tax. The finance ministry said most items benefiting from this tax break are imported via e-commerce platforms and it is considering terminating the tax break. Both Temu and Shein are also facing increased scrutiny and legal challenges elsewhere. Last month, Indonesia requested Apple and Google block Temu from their app stores to protect small merchants from competing with ultra-cheap items. Vietnam's e-commerce market has grown 18% this year to be worth $22 billion, the third-largest in Southeast Asia behind Indonesia and Thailand, according to a report by Google, Temasek and Bain & Company released last week. Other e-commerce platforms that operate in Vietnam include Singapore-based Shoppe, Alibaba-backed Lazada and domestic companies Tiki and Sendo.




loc

Tragedy Strikes as Three Siblings Found Dead Locked in Box

In a tragic incident in Rawalpindi’s Shah Khalid Colony, three siblings, 2-year-old Zohan, 6-year-old Saira, and 7-year-old Faria, lost their lives after being confined in a box. The children were left alone at home, intensifying the sorrow of the situation. According to reports from a Rescue spokesperson, the parents, who were employed in different jobs—the ... Read more

The post Tragedy Strikes as Three Siblings Found Dead Locked in Box appeared first on Pakistan Tribune.




loc

Canada orders TikTok's Canadian business to be dissolved but won't block app

Canada announced Wednesday it won't block access to the popular video-sharing app TikTok but is ordering the dissolution of its Canadian business after a national security review of the Chinese company behind it. Industry Minister François-Philippe Champagne said it is meant to address risks related to ByteDance Ltd.'s establishment of TikTok Technology Canada Inc. "The government is not blocking Canadians' access to the TikTok application or their ability to create content. The decision to use a social media application or platform is a personal choice," Champagne said. Champagne said it is important for Canadians to adopt good cybersecurity practices, including protecting their personal information. He said the dissolution order was made in accordance with the Investment Canada Act, which allows for the review of foreign investments that may harm Canada's national security. He said the decision was based on information and evidence collected over the course of the review and on the advice of Canada's security and intelligence community and other government partners. A TikTok spokesperson said in a statement that the shutdown of its Canadian offices will mean the loss of hundreds of local jobs. "We will challenge this order in court," the spokesperson said. "The TikTok platform will remain available for creators to find an audience, explore new interests and for businesses to thrive." TikTok is wildly popular with young people, but its Chinese ownership has raised fears that Beijing could use it to collect data on Western users or push pro-China narratives and misinformation. TikTok is owned by ByteDance, a Chinese company that moved its headquarters to Singapore in 2020. TikTok faces intensifying scrutiny from Europe and America over security and data privacy. It comes as China and the West are locked in a wider tug of war over technology ranging from spy balloons to computer chips. Canada previously banned TikTok from all government-issued mobile devices. TikTok has two offices in Canada, one in Toronto and one in Vancouver. Michael Geist, Canada research chair in Internet and E-commerce Law at the University of Ottawa, said in a blog post that "banning the company rather than the app may actually make matters worse since the risks associated with the app will remain but the ability to hold the company accountable will be weakened." Canada's move comes a day after the election in the United States of Donald Trump. In June, Trump joined TikTok, a platform he once tried to ban while in the White House. It has about 170 million users in the U.S. Trump tried to ban TikTok through an executive order that said "the spread in the United States of mobile applications developed and owned" by Chinese companies was a national security threat. The courts blocked the action after TikTok sued. Both the U.S. FBI and the Federal Communications Commission have warned that ByteDance could share user data such as browsing history, location and biometric identifiers with China's government. TikTok said it has never done that and would not, if asked. Trump said earlier this year that he still believes TikTok posed a national security risk, but was opposed to banning it. U.S. President Joe Biden signed legislation in April that would force ByteDance to sell the app to a U.S. company within a year or face a national ban. It's not clear whether that law will survive a legal challenge filed by TikTok or that ByteDance would agree to sell.




loc

Locals move to protect Chile's giant desert geoglyphs scarred by off-roaders 

IQUIQUE, Chile — Over a thousand years ago, the hundreds of giant geoglyphs carved into the desert in northern Chile were a bustling scene. They marked sources of water in the vast arid landscape and were where locals came together to trade skins, animals and fish. Now the carvings are scarred with hundreds of tire tracks from motorcycles and off-road vehicles tearing through the art creations in the landscape and permanently disfiguring them. "It's practically destroyed by motorcycles, off-roaders," said Jose Barraza, general director of the regional national patrimony office. He said various groups were trying to preserve the site to prevent any more destruction - but also without restoring it to its former glory, to show the error of people's ways in the future. "[It] will be an example that shows future generations what not to do with our heritage, no matter how painful or how much anger, discomfort or resentment we feel towards it," he said. Local resident Angelo Araya says the community has been working with a local museum and authorities to try and "put an end to the destruction." The goal, Araya says, is to stop motorcycle and off-road vehicles from damaging the site further and "to make everyone aware that this is not just a heritage site, but that it belongs to all of us." The site has gone through many phases, going from a place to barter, to an abandoned site, to one where people were looking for gold. Eventually Chile's national forests association CONAF turned the area into part of the Pampa del Tamarugal National Reserve. Sand board instructor Franco Diaz said the government should physically close off access to the sites as the geoglyphs are difficult to spot. "If a jeep driver goes behind the hill, he won't notice if there's a geoglyph," Diaz said. "They should close the perimeter and protect these sites that are over 1,000 years old."




loc

The fight for local economic rights: Thabo Maphike’s death highlights growing violence against entrepreneurs




loc

Newly appointed secretary-general, Shivambu eyes 2026, 2029 local and national elections