case

Pune heads for stricter containment measures with spike in coronavirus cases

According to the district collectorate data, half the cases in Pune came from travellers who returned from overseas and the other half got infected through contacts.




case

Ravindra Jadeja showcases sword swinging skills in video, David Warner hails Indian all-rounder

Warner, who is the captain of Sunrisers Hyderabad in the IPL, was swinging the bat like a sword and he suddenly bursts into laughter when the director says cut.




case

No fresh COVID-19 case for second day in Noida

Gautam Buddh Nagar, adjoining Delhi in western Uttar Pradesh, has so far recorded 58 positive cases of coronavirus, the highest for any district in the state, while eight patients have been cured and discharged from hospitals.




case

Yes Bank case: ED files charge sheet against bank co-founder Rana Kapoor

Kapoor, former MD and CEO of Yes Bank, was arrested by the ED on March 8 under the Prevention of Money Laundering Act (PMLA). He is accused of sanctioning loans to certain firms against kickbacks.




case

Coronavirus: China lockdown may have blocked 700,000 virus cases, say researchers

The Wuhan shutdown delayed the arrival of the virus in other cities, their model showed, giving them time to prepare by banning public gatherings and closing entertainment venues, among other measures.




case

Acb bribery case

In the year 2002 my father was trapped by ACB in demand of bribe case in our house. The grievance of the complainant was – “AO (my father) is demanding rupees 5,000 for signing on the coupons”. My father has the authority to sign on the coupons. The complainant requested my father to sign on extra coupons for which my father rejected and keeping this in mind complainant lodged a complaint to take revenge. Coupons will be in the possession of the complainant. At present we have appealed in the high court of Telangana. We have gone through our case file and we are in a position to prove that on the date of trap the complainant failed to bring along with him the coupons, on which my father has to sign, to our house to obtain my father’s signatures. Even DSP ACB has not bothered to ask or to produce the coupons on the trap day. In our opinion, the coupons are very important on the trap date and in our case because the complaint itself is all about “signing on the COUPONS” and how my father will sign on the coupons if he has not carried the coupons with him. No ACB official asked complainant whether he is carrying coupons along with him or not to AO’s house and to cover this mistake they have manipulated the pre and post trap proceedings. The question is – How we can use this fraud (not carrying coupons itself) to our defence in the court? To what extent this will be helpful to get acquittal? Is this enough to get acquittal? Are there any relevant case laws which we can refer in the court?




case

Hit contest showcases locked-down Jordanian talent

Jordan’s culture ministry launched the 'My talent from my home' contest in late March, and says it has since attracted more than 67,000 participants and 18 million social network views



  • Movies & TV

case

New guidelines for hearing of cases by CAT in Green, Orange and Red Zones

As directed by the Hon’ble Chairman, Central Administrative Tribunal, New Delhi, the following Notification is issued:The functioning of the Principal Bench of the Central Administrative Tribunal and its other Benches across the Country was sus




case

Madras HC quashes defamation case against Sandhya Ravishankar

In 2015, journalist Sandhya Ravishankar had written articles for the Economic Times on illegal beach sand mining in Tamil Nadu. A case of criminal defamation was filed against the journalist which was quashed by the Madras HC on Wednesday. The HC mad




case

Use a funnel plot to visualize rates: The case fatality rate for COVID-19 in North Carolina counties

Death is always a difficult topic to discuss, and death has been in the news a lot during this tragic coronavirus pandemic. Many news stories focus on states, counties, or cities that have the most cases or the most deaths. A related statistic is the case fatality rate, which is [...]

The post Use a funnel plot to visualize rates: The case fatality rate for COVID-19 in North Carolina counties appeared first on The DO Loop.




case

Visualize the case fatality rate for COVID-19 in US counties

A previous article describes the funnel plot (Spiegelhalter, 2005), which can identify samples that have rates or proportions that are much different than expected. The funnel plot is a scatter plot that plots the sample proportion of some quantity against the size of the sample. The variance of the sample [...]

The post Visualize the case fatality rate for COVID-19 in US counties appeared first on The DO Loop.




case

Andhra govt to start health survey as COVID19 cases surge

Pensions were distributed to 52.49 lakh pensioners by the volunteers, taking the total number of such beneficiaries to 93%.




case

Robots to the rescue: As the number of COVID-19 cases rise, it’s become important for health workers

While human touch remains an important part of the process, artificial intelligence is stepping in, too, especially where people can't.




case

Vashi APMC to remain shut from May 11-17 due to rising COVID-19 cases

APMC administration and NMMC will carry out disinfection of the market premises and conduct tests. The market will remain open on this Saturday and Sunday.




case

COVID-19 cases mount to 6,318; death toll rises to 68 in Delhi

An order has been issued regarding appointing representatives of the Delhi chief minister at COVID testing centres to manage and resolve individual grievances of patients and medical staff.




case

Record single-day spike of 21 cases push Jharkhand COVID-19 tally to 153

Since the outbreak of the pandemic on March 31 in the state, two persons have died of the infection while one COVID-19 patient died due to underlying health condition after testing negative.




case

AIIMS director rushes to Gujarat after sharp rise in COVID-19 cases, fatalities

Following directions from the Centre, Dr Guleria, who is a pulmonologist, and Dr Manish Soneja from the AIIMS department of medicine left for Ahmedabad.




case

Coronavirus in Rajasthan: 76 fresh cases in state; total COVID-19 count reaches 3,655

Jaipur is the worst-hit Rajasthan district with a total of 1,165 case, including 54 deaths.






case

RBI asks banks to prevent cheque related fraud cases

RBI prescribes measures for banks to prevent cheque related fraud cases




case

Arduino adds two boards to its MKR family of products for new use cases

Arduino’s MKR family of products got two new wireless connectivity boards added to its range of products. These include MKR WiFi 1010 and MKR NB 1500, both aimed at streamlining IoT product/service development.

Arduino MKR WiFi 1010

Arduino’s blog notes that “the Arduino MKR WiFi 1010 is the new version of the MKR1000 with ESP32 module on board made by U-BLOX.”

MKR WiFi 1010: For prototyping of WI-FI based IoT applications

The core difference of MKR WiFi 1010 compared to MKR WiFi 1000 is that the former can be put to use in production-grade IoT apps and it has ESP32-based module manufactured by u-blox. The former enables to add 2.4GHz WiFi and Bluetooth capability to the application. Additionally, it comes with a programmable dual-processor system (an ARM processor and a dual-core Espressif IC).

MKR NB 1500: For on-field monitoring systems and remote-controlled LTE-enabled modules

The Arduino MKR NB 1500 is based on new low-power NB-IoT (narrowband IoT) standard. This makes it appropriate for IoT apps running over cellular/LTE networks.

Arduino MKR NB 1500

Key use cases of this board are remote monitoring systems and remote-controlled LTE-enabled modules. It supports AT&T, T-Mobile USA, Telstra, Verizon over the Cat M1/NB1 deployed bands 2, 3, 4, 5, 8, 12, 13, 20 and 28.

Arduino also pitches this board to be used in IoT apps which used to rely on alternative IoT networks such as LoRa and Sigfox. It promises to save power compared to GSM or 3G cellular-based connections.

“The new boards bring new communication options to satisfy the needs of the most demanding use cases, giving users one of the widest range of options on the market of certified products.” Arduino co-founder and CTO Massimo Banzi






case

Last Obstacle Falls Ahead of Zuma Corruption Trial As Thales Case Dismissed By Concourt

[Daily Maverick] The last legal challenge to the prosecution of former President Jacob Zuma and French arms company Thales has been dismissed by the Constitutional Court. On Friday, the apex court ruled that Thales' attempt to persist in having the prosecution permanently stayed had no chances of success.




case

German Covid-19 cases 'may be 10 times higher than official figures'

Researchers highlight risk of asymptomatic infection, as Europe begins easing lockdown

More than 10 times as many people in Germany as thought may have been infected with coronavirus, researchers have said, as Italy led swathes of Europe out of lockdown and officials said the continent’s outbreak was mostly past its peak.

Researchers from Bonn University said on Monday that their preliminary study, based on fieldwork in the town of Gangelt in Heinsberg municipality, which had one of Germany’s highest death tolls, showed the risk of infection by asymptomatic carriers.

Coronavirus has infected more than 3.5 million people and caused nearly 250,000 deaths worldwide, according to the Johns Hopkins University tracker.

China’s state broadcaster CCTV attacked the US secretary of state’s “insane and evasive remarks” on the origins of the pandemic. Mike Pompeo said there was “enormous evidence” to show the virus originated in a lab in China.

As Donald Trump presses states to reopen their economies, his administration is privately projecting daily deaths will almost double to about 3,000 by 1 June, according to an internal document seen by the New York Times.

Japan’s prime minister, Shinzo Abe, extended the country’s national state of emergency to 31 May, adding that he would consider lifting it earlier if experts decided that was possible based on regional infection trends.

World leaders, with the exception of Trump, stumped up nearly €7.4bn (£6.5bn) to research Covid-19 vaccines and therapies, pledging the money would also be used to distribute any vaccine to poor countries on time and equitably.

Continue reading...




case

Russia domestic violence cases more than double under lockdown

Figures from human rights commissioner paint different picture to that provided by police

Reported cases of domestic violence in Russia have more than doubled during the country’s coronavirus lockdown, according to the Russian human rights commissioner, who painted a different picture to that provided by police data.

Complaints and reports made to Russian non-governmental organisations spiked from roughly 6,000 in March to more than 13,000 in April, Tatyana Moskalkova said on Tuesday. “The picture is rather non-optimistic,” the RIA Novosti news agency quoted her as saying.

Related: 'Calamitous': domestic violence set to soar by 20% during global lockdown

Related: How the killing of an abusive father by his daughters fuelled Russia's culture wars

Continue reading...




case

India's chemical plant disaster: another case of history repeating itself

Decades after Bhopal, lack of law enforcement and political will plagues Indian industry

The gas leak at a chemical factory in Visakhapatnam will immediately remind many in India and beyond of the 1984 Bhopal disaster, widely considered the world’s worst industrial disaster.

So far, the scale of the tragedies are very different. Eleven people are confirmed to have died in Visakhapatnam – but with hundreds hospitalised and thousands affected, there are fears the toll will rise. In Bhopal, 4,000 people died within days of the toxic gas leak from a pesticide plant in the central Indian city, and thousands more in the following years.

Continue reading...




case

The NHL's coronavirus pause: League memo makes early-June draft case; return-to-play talk continues

More details have emerged on a virtual draft in early June. Plus, the latest on when, where and how the season could resume.




case

Easy way to add "charging pads" to PCB/Case Assembly

Hi everyone! I'm working on a small battery powered PCB which will fit inside a small plastic "hockey puck" container. A number of these "pucks" will be sold together with a "charging doc" which will store and charge the pucks when not in use.

I'm trying to work out the best way to charge the battery. I'm thinking of having metal "pads" on the rr.com puck that pass through the puck's plastic shell and then make contact with the PCB on the inside, and having a similar system on the charging dock. I'm thinking of having SMD "contact sprints" mounted to the underside of the PCB and have these mate against metal pins that protrude through the puck, but it's the later of which I'm struggling to find. For a visual, think about "restaurant pagers" and how they charge.




case

Mixing It Up in Hardware (an Advantest Case Study in Faster Full-Chip Simulations)

Key Findings: Advantest, in mixed-signal SoC design, sees 50X speedup, 25 day test reduced to 12 hours, dramatic test coverage increase.

Trolling through the CDNLive archives, I discovered another gem. At the May 2013 CDNLive in Munich, Thomas Henkel and Henriette Ossoinig of Advantest presented a paper titled “Timing-accurate emulation of a mixed-signal SoC using Palladium XP”. Advantest makes advanced electronics test equipment. Among the semiconductor designs they create for these products is a test processor chip with over 100 million logic transistors, but also with lots of analog functions.They set out to find a way to speed up their full-chip simulations to a point where they could run the system software. To do that, they needed about a 50X speed-up. Well, they did it!


Figure 1: Advantest SoC Test Products

 

To skip the commentary, read Advantest's paper here

Problem Statement

Software is becoming a bigger part of just about every hardware product in every market today, and that includes the semiconductor test market. To achieve high product quality in the shortest amount of time, the hardware and software components need to be verified together as early in the design cycle as possible. However, the throughput of a typical software RTL simulation is not sufficient to run significant amounts of software on a design with hundreds of millions of transistors.  

Executing software on RTL models of the hardware means long runs  (“deep cycles”) that are a great fit for an emulator, but the mixed-signal content posed a new type of challenge for the Advantest team.  Emulators are designed to run digital logic. Analog is really outside of the expected use model. The Advantest team examined the pros and cons of various co-simulation and acceleration flows intended for mixed signal and did not feel that they could possibly get the performance they needed to have practical runtimes with software testbenches. They became determined to find a way to apply their Palladium XP platform to the problem.

Armed with the knowledge of the essential relationship between the analog operations and the logic and software operations, the team was able to craft models of the analog blocks using reduction techniques that accurately depicted the essence of the analog function required for hardware-software verification without the expense of a continuous time simulation engine.

The requirements boiled down to the following:

• Generation of digital signals with highly accurate and flexible timing

• Complete chip needs to run on Palladium XP platform

• Create high-resolution timing (100fs) with reasonable emulation performance, i.e. at least 50X faster than simulation on the fastest workstations

Solution Idea

The solution approach chosen was to simplify the functional model of the analog elements of the design down to generation of digital signal edges with high timing accuracy. The solution employed a fixed-frequency central clock that was used as a reference.Timing-critical analog signals used to produce accurately placed digital outputs were encoded into multi-bit representations that modeled the transition and timing behavior. A cell library was created that took the encoded signals and converted them to desired “regular signals”. 

Automation was added to the process by changing the netlisting to widen the analog signals according to user-specified schematic annotations. All of this was done in a fashion that is compatible with debugging in Cadence’s Simvision tool.  Details on all of these facets to follow.

The Timing Description Unit (TDU) Format

The innovative thinking that enabled the use of Palladium XP was the idea of combining a reference clock and quantized signal encoding to create offsets from the reference. The implementation of these ideas was done in a general manner so that different bit widths could easily be used to control the quantization accuracy.

 

Figure 2: Quantization method using signal encoding

 

Timed Cell Modeling

You might be thinking – timing and emulation, together..!?  Yes, and here’s a method to do it….

The engineering work in realizing the TDU idea involved the creation of a library of cells that could be used to compose the functions that convert the encoded signal into the “real signals” (timing-accurate digital output signals). Beyond some basic logic cells (e.g., INV, AND, OR, MUX, DFF, TFF, LATCH), some special cells such as window-latch, phase-detect, vernier-delay-line, and clock-generator were created. The converter functions were all composed from these basic cells. This approach ensured an easy path from design into emulation.

The solution was made parameterizable to handle varying needs for accuracy.  Single bit inputs need to be translated into transitions at offset zero or a high or low coding depending on the previous state.  Single bit outputs deliver the final state of the high-resolution output either at time zero, the next falling, or the next rising edge of the grid clock, selectable by parameter. Output transitions can optionally be filtered to conform to a configurable minimum pulse width.

Timed Cell Structure

There are four critical elements to the design of the conversion function blocks (time cells):

                Input conditioning – convert to zero-offset, optional glitch preservation, and multi-cycle path

                Transition sorting – sort transitions according to timing offset and specified precedence

                Function – for each input transition, create appropriate output transition

                Output filtering – Capability to optionally remove multiple transitions, zero-width, pulses, etc.

Timed Cell Caveat

All of the cells are combinational and deliver a result in the same cycle of an input transition. This holds for storage elements as well. For example a DFF will have a feedback to hold its state. Because feedback creates combinational loops, the loops need a designation to be broken (using a brk input conditioning function in this case – more on this later). This creates an additional requirement for flip-flop clock signals to be restricted to two edges per reference clock cycle.

Note that without minimum width filtering, the number of output transitions of logic gates is the sum of all input transitions (potentially lots of switching activity). Also note that the delay cell has the effect of doubling the number of output transitions per input transition.

 

Figure 3: Edge doubling will increase switching during execution

 

SimVision Debug Support

The debug process was set up to revolve around VCD file processing and directed and viewed within the SimVision debug tool. In order to understand what is going on from a functional standpoint, the raw simulation output processes the encoded signals so that they appear as high-precision timing signals in the waveform viewer. The flow is shown in the figure below.

 

Figure 4: Waveform post-processing flow

 

The result is the flow is a functional debug view that includes association across representations of the design and testbench, including those high-precision timing signals.

 

Figure 5: Simvision debug window setup

 

Overview of the Design Under Verification (DUV)

Verification has to prove that analog design works correctly together with the digital part. The critical elements to verify include:

• Programmable delay lines move data edges with sub-ps resolution

• PLL generates clocks with wide range of programmable frequency

• High-speed data stream at output of analog is correct

These goals can be achieved only if parts of the analog design are represented with fine resolution timing.

 

Figure 6: Mixed-signal design partitioning for verification

 

How to Get to a Verilog Model of the Analog Design

There was an existing Verilog cell library with basic building blocks that included:

- Gates, flip-flops, muxes, latches

- Behavioral models of programmable delay elements, PLL, loop filter, phase detector

With a traditional simulation approach, a cell-based netlist of the analog schematic is created. This netlist is integrated with the Verilog description of the digital design and can be simulated with a normal workstation. To use Palladium simulation, the (non-synthesizable) portions of the analog design that require fine resolution timing have to be replaced by digital timing representation. This modeling task is completed by using a combination of the existing Verilog cell library and the newly developed timed cells.

Loop Breaking

One of the chief characteristics of the timed cells is that they contain only combinational cells that propagate logic from inputs to outputs. Any feedback from a cell’s transitive fanout back to an input creates a combinational loop that must be broken to reach a steady state. Although the Palladium XP loop breaking algorithm works correctly, the timed cells provided a unique challenge that led to unpredictable results.  Thus, a process was developed to ensure predictable loop breaking behavior. The user input to the process was to provide a property at the loop origin that the netlister recognized and translated to the appropriate loop breaking directives.

Augmented Netlisting

Ease of use and flow automation were two primary considerations in creating a solution that could be deployed more broadly. That made creating a one-step netlisting process a high-value item. The signal point annotation and automatic hierarchy expansion of the “digital timing” parameter helped achieve that goal. The netlister was enriched to identify the key schematic annotations at any point in the hierarchy, including bit and bus signals.

Consistency checking and annotation reporting created a log useful in debugging and evolving the solution.

Wrapper Cell Modeling and Verification

The netlister generates a list of schematic instances at the designated “netlister stop level” for each instance the requires a Verilog model with fine resolution timing. For the design in this paper there were 160 such instances.

The library of timed cells was created; these cells were actually “wrapper” cells comprised of the primitives for timed cell modeling described above. A new verification flow was created that used the behavior of the primitive cells as a reference for the expected behavior of the composed cells. The testing of the composed cells included had the timing width parameter set to 1 to enable direct comparison to the primitive cells. The Cadence Incisive Enterprise Simullator tool was successfully employed to perform assertion-based verification of the composed cells versus the existing primitive cells.

Mapping and Long Paths

Initial experiments showed that inclusion of the fine resolution timed cells into the digital emulation environment would about double the required capacity per run. As previously pointed out, the timed cells having only combinational forward paths creates a loop issue. This fact also had the result of creating some such paths that were more than 5,000 steps of logic. A timed cell optimization process helped to solve this problem. The basic idea was to break the path up by adding flip-flops in strategic locations to reduce combinational path length. The reason that this is important is that the maximum achievable emulation speed is related to combinational path length.

Results

Once the flow was in place, and some realistic test cases were run through it, some further performance tuning opportunities were discovered to additionally reduce runtimes (e.g., Palladium XP tbrun mode was used to gain speed). The reference used for overall speed gains on this solution was versus a purely software-based solution on the highest performance workstation available.

The findings of the performance comparison were startlingly good:

• On Palladium XP, the simulation speed is 50X faster than on Advantest’s fastest workstation

• Software simulation running 25 days can now be run in 12 hours -> realistic runtime enables long-running tests that were not feasible before

• Now have 500 tests that execute once in more than 48 hours

• They can be run much more frequently using randomization and this will increase test coverage dramatically

Steve Carlson




case

Bois Locker Room Case : પોલીસે યુવકની કરી ધરપકડ, 22 અન્યની પણ થઇ ઓળખ




case

China Locks Down 35M People Over Coronavirus Case








case

Solving Computer Forensic Case Using Autopsy

Whitepaper called Solving Computer Forensic Case Using Autopsy.










case

Free economic zones showcase Belarus's skills and stability

Besides perks such as tax breaks, Belarus’s six free economic zones offer investors convenient logistics and, for companies from neighbouring Ukraine and Russia, a geopolitical safe place to do business. Wendy Atkins reports.




case

On the brink of blackouts, Texas makes case for power plant boom

It may be time to start building power plants in Texas again.




case

Hanwha Q CELLs files patent infringement case against JinkoSolar, LONGi, and REC Group

On March 4, Hanwha Q CELLS filed a patent infringement complaint with the U.S. International Trade Commission (ITC) against JinkoSolar, LONGi Solar, and REC Group. The company also filed related patent infringement complaints with the U.S. District Court for the District of Delaware against the same companies. In Germany, Hanwha Q CELLS filed patent infringement complaints with the Regional Court of Düsseldorf against JinkoSolar and REC Group.




case

On the brink of blackouts, Texas makes case for power plant boom

It may be time to start building power plants in Texas again.




case

10 Options and 5 Case Studies Show How to Reform Utility Business Models

Experts from Rocky Mountain Institute, the Advanced Energy Economy Institute and America’s Power Plan have released a new report that shows why new utility business models are key to the energy transition.




case

On the brink of blackouts, Texas makes case for power plant boom

It may be time to start building power plants in Texas again.




case

Clinical trials success showcases Korea–Australia pharma collaboration

Korean biopharma company, PharmAbcine, is commencing full-scale clinical trials of a brain cancer treatment in the United States, following pioneering early phase trials in Australia.




case

Part IV: Justice Delayed — Will Politics Trump Justice in the Case of the Clean Power Plan?

By the time this column is published, oral arguments in the legal challenge to the Clean Power Plan will have already been made. The en banc panel of 10 appeals court judges is not likely to render its decision before the New Year.  No matter the opinion, it will be appealed to the U.S. Supreme Court.