up Create a new Constraint Group or Constraint Class ? By feedproxy.google.com Published On :: Sun, 03 May 2020 16:46:55 GMT When in Constraint Manager, Physical Domain, one can create a new Physical Constraint Class defining specific attributes for a custom rule set. One can then assing this new rule set to a set of nets. To do that it is instructed to create a new Net Class with menu Objects > Create > Net Class. Also on that same menu is available Net Group. Both options create a group that appear in the Constraint Manager Objects Name Column. I have triied both options and cant really see the difference. The Question: What is the difference between creating a Net Class and a Net Group ? What are the implications ? Thanks for your help. Full Article
up Welcome! Please use this forum to upload your code By feedproxy.google.com Published On :: Tue, 05 Aug 2008 21:01:43 GMT Please include a brief summary of how to use it. Full Article
up Mixing It Up in Hardware (an Advantest Case Study in Faster Full-Chip Simulations) By feedproxy.google.com Published On :: Wed, 19 Nov 2014 18:27:00 GMT Key Findings: Advantest, in mixed-signal SoC design, sees 50X speedup, 25 day test reduced to 12 hours, dramatic test coverage increase. Trolling through the CDNLive archives, I discovered another gem. At the May 2013 CDNLive in Munich, Thomas Henkel and Henriette Ossoinig of Advantest presented a paper titled “Timing-accurate emulation of a mixed-signal SoC using Palladium XP”. Advantest makes advanced electronics test equipment. Among the semiconductor designs they create for these products is a test processor chip with over 100 million logic transistors, but also with lots of analog functions.They set out to find a way to speed up their full-chip simulations to a point where they could run the system software. To do that, they needed about a 50X speed-up. Well, they did it! Figure 1: Advantest SoC Test Products To skip the commentary, read Advantest's paper here. Problem Statement Software is becoming a bigger part of just about every hardware product in every market today, and that includes the semiconductor test market. To achieve high product quality in the shortest amount of time, the hardware and software components need to be verified together as early in the design cycle as possible. However, the throughput of a typical software RTL simulation is not sufficient to run significant amounts of software on a design with hundreds of millions of transistors. Executing software on RTL models of the hardware means long runs (“deep cycles”) that are a great fit for an emulator, but the mixed-signal content posed a new type of challenge for the Advantest team. Emulators are designed to run digital logic. Analog is really outside of the expected use model. The Advantest team examined the pros and cons of various co-simulation and acceleration flows intended for mixed signal and did not feel that they could possibly get the performance they needed to have practical runtimes with software testbenches. They became determined to find a way to apply their Palladium XP platform to the problem. Armed with the knowledge of the essential relationship between the analog operations and the logic and software operations, the team was able to craft models of the analog blocks using reduction techniques that accurately depicted the essence of the analog function required for hardware-software verification without the expense of a continuous time simulation engine. The requirements boiled down to the following: • Generation of digital signals with highly accurate and flexible timing • Complete chip needs to run on Palladium XP platform • Create high-resolution timing (100fs) with reasonable emulation performance, i.e. at least 50X faster than simulation on the fastest workstations Solution Idea The solution approach chosen was to simplify the functional model of the analog elements of the design down to generation of digital signal edges with high timing accuracy. The solution employed a fixed-frequency central clock that was used as a reference.Timing-critical analog signals used to produce accurately placed digital outputs were encoded into multi-bit representations that modeled the transition and timing behavior. A cell library was created that took the encoded signals and converted them to desired “regular signals”. Automation was added to the process by changing the netlisting to widen the analog signals according to user-specified schematic annotations. All of this was done in a fashion that is compatible with debugging in Cadence’s Simvision tool. Details on all of these facets to follow. The Timing Description Unit (TDU) Format The innovative thinking that enabled the use of Palladium XP was the idea of combining a reference clock and quantized signal encoding to create offsets from the reference. The implementation of these ideas was done in a general manner so that different bit widths could easily be used to control the quantization accuracy. Figure 2: Quantization method using signal encoding Timed Cell Modeling You might be thinking – timing and emulation, together..!? Yes, and here’s a method to do it…. The engineering work in realizing the TDU idea involved the creation of a library of cells that could be used to compose the functions that convert the encoded signal into the “real signals” (timing-accurate digital output signals). Beyond some basic logic cells (e.g., INV, AND, OR, MUX, DFF, TFF, LATCH), some special cells such as window-latch, phase-detect, vernier-delay-line, and clock-generator were created. The converter functions were all composed from these basic cells. This approach ensured an easy path from design into emulation. The solution was made parameterizable to handle varying needs for accuracy. Single bit inputs need to be translated into transitions at offset zero or a high or low coding depending on the previous state. Single bit outputs deliver the final state of the high-resolution output either at time zero, the next falling, or the next rising edge of the grid clock, selectable by parameter. Output transitions can optionally be filtered to conform to a configurable minimum pulse width. Timed Cell Structure There are four critical elements to the design of the conversion function blocks (time cells): Input conditioning – convert to zero-offset, optional glitch preservation, and multi-cycle path Transition sorting – sort transitions according to timing offset and specified precedence Function – for each input transition, create appropriate output transition Output filtering – Capability to optionally remove multiple transitions, zero-width, pulses, etc. Timed Cell Caveat All of the cells are combinational and deliver a result in the same cycle of an input transition. This holds for storage elements as well. For example a DFF will have a feedback to hold its state. Because feedback creates combinational loops, the loops need a designation to be broken (using a brk input conditioning function in this case – more on this later). This creates an additional requirement for flip-flop clock signals to be restricted to two edges per reference clock cycle. Note that without minimum width filtering, the number of output transitions of logic gates is the sum of all input transitions (potentially lots of switching activity). Also note that the delay cell has the effect of doubling the number of output transitions per input transition. Figure 3: Edge doubling will increase switching during execution SimVision Debug Support The debug process was set up to revolve around VCD file processing and directed and viewed within the SimVision debug tool. In order to understand what is going on from a functional standpoint, the raw simulation output processes the encoded signals so that they appear as high-precision timing signals in the waveform viewer. The flow is shown in the figure below. Figure 4: Waveform post-processing flow The result is the flow is a functional debug view that includes association across representations of the design and testbench, including those high-precision timing signals. Figure 5: Simvision debug window setup Overview of the Design Under Verification (DUV) Verification has to prove that analog design works correctly together with the digital part. The critical elements to verify include: • Programmable delay lines move data edges with sub-ps resolution • PLL generates clocks with wide range of programmable frequency • High-speed data stream at output of analog is correct These goals can be achieved only if parts of the analog design are represented with fine resolution timing. Figure 6: Mixed-signal design partitioning for verification How to Get to a Verilog Model of the Analog Design There was an existing Verilog cell library with basic building blocks that included: - Gates, flip-flops, muxes, latches - Behavioral models of programmable delay elements, PLL, loop filter, phase detector With a traditional simulation approach, a cell-based netlist of the analog schematic is created. This netlist is integrated with the Verilog description of the digital design and can be simulated with a normal workstation. To use Palladium simulation, the (non-synthesizable) portions of the analog design that require fine resolution timing have to be replaced by digital timing representation. This modeling task is completed by using a combination of the existing Verilog cell library and the newly developed timed cells. Loop Breaking One of the chief characteristics of the timed cells is that they contain only combinational cells that propagate logic from inputs to outputs. Any feedback from a cell’s transitive fanout back to an input creates a combinational loop that must be broken to reach a steady state. Although the Palladium XP loop breaking algorithm works correctly, the timed cells provided a unique challenge that led to unpredictable results. Thus, a process was developed to ensure predictable loop breaking behavior. The user input to the process was to provide a property at the loop origin that the netlister recognized and translated to the appropriate loop breaking directives. Augmented Netlisting Ease of use and flow automation were two primary considerations in creating a solution that could be deployed more broadly. That made creating a one-step netlisting process a high-value item. The signal point annotation and automatic hierarchy expansion of the “digital timing” parameter helped achieve that goal. The netlister was enriched to identify the key schematic annotations at any point in the hierarchy, including bit and bus signals. Consistency checking and annotation reporting created a log useful in debugging and evolving the solution. Wrapper Cell Modeling and Verification The netlister generates a list of schematic instances at the designated “netlister stop level” for each instance the requires a Verilog model with fine resolution timing. For the design in this paper there were 160 such instances. The library of timed cells was created; these cells were actually “wrapper” cells comprised of the primitives for timed cell modeling described above. A new verification flow was created that used the behavior of the primitive cells as a reference for the expected behavior of the composed cells. The testing of the composed cells included had the timing width parameter set to 1 to enable direct comparison to the primitive cells. The Cadence Incisive Enterprise Simullator tool was successfully employed to perform assertion-based verification of the composed cells versus the existing primitive cells. Mapping and Long Paths Initial experiments showed that inclusion of the fine resolution timed cells into the digital emulation environment would about double the required capacity per run. As previously pointed out, the timed cells having only combinational forward paths creates a loop issue. This fact also had the result of creating some such paths that were more than 5,000 steps of logic. A timed cell optimization process helped to solve this problem. The basic idea was to break the path up by adding flip-flops in strategic locations to reduce combinational path length. The reason that this is important is that the maximum achievable emulation speed is related to combinational path length. Results Once the flow was in place, and some realistic test cases were run through it, some further performance tuning opportunities were discovered to additionally reduce runtimes (e.g., Palladium XP tbrun mode was used to gain speed). The reference used for overall speed gains on this solution was versus a purely software-based solution on the highest performance workstation available. The findings of the performance comparison were startlingly good: • On Palladium XP, the simulation speed is 50X faster than on Advantest’s fastest workstation • Software simulation running 25 days can now be run in 12 hours -> realistic runtime enables long-running tests that were not feasible before • Now have 500 tests that execute once in more than 48 hours • They can be run much more frequently using randomization and this will increase test coverage dramatically Steve Carlson Full Article Advantest Palladium Mixed Signal Verification Emulation mixed signal
up News18 Urdu: Latest News Kamrup By urdu.news18.com Published On :: visit News18 Urdu for latest news, breaking news, news headlines and updates from Kamrup on politics, sports, entertainment, cricket, crime and more. Full Article
up News18 Urdu: Latest News Kupwara By urdu.news18.com Published On :: visit News18 Urdu for latest news, breaking news, news headlines and updates from Kupwara on politics, sports, entertainment, cricket, crime and more. Full Article
up પ્રેમી પંખીડા માટે Cupid બને છે આ 'ઇશ્કિયા ગણેશજી' By gujarati.news18.com Published On :: Thursday, February 13, 2020 02:45 PM વેલેન્ટાઇન ડે પર તમારો પ્રેમી તમને હા પાડે તેવું ઇચ્છો છો? તો કરો 'ઇશ્કિયા ગણેશ'ને અરજી Full Article
up હનુમાન જયંતીએ જોવા મળશે Super Pink Moonનો અદભૂત નજારો, જાણો શુભ સંયોગ By gujarati.news18.com Published On :: Tuesday, April 07, 2020 09:42 AM Super Pink moon: 8 એપ્રિલે ચૈત્રી પૂર્ણિમાનો શુભ સંયોગ, આ સમયે જુઓ સુપરમૂન Full Article
up Gold Blood Group: જીવનું જોખમ હોવાથી ગુપ્ત રખાય છે આ બ્લડ ગ્રુપના લોકોની ઓળખ By gujarati.news18.com Published On :: Monday, March 02, 2020 12:46 PM દુનિયામાં ખાલી 43 લોકો જ છે જેમની શરીરની નસોમાં વહે છે ગોલ્ડન બ્લડગ્રુપ Full Article
up ગુજરાતના ઈતિહાસમાં UPSCપરીક્ષામાં શ્રેષ્ઠતમ પરિણામ,47 ગુજરાતી મેરિટ લિસ્ટમાં By gujarati.news18.com Published On :: Saturday, February 20, 2016 03:43 PM ગાંધીનગરઃગુજરાતના ઈતિહાસમાં પહેલી વખત યુપીએસસી પરીક્ષાના ફાઈનલ મેરીટ લિસ્ટમાં 47 જેટલા ગુજરાતી યુવાનોનો સમાવેશ થયો છે. આઈએએસ, આઈપીએસ જેવી ભારત સરકારની કેન્દ્રિય કેડર માટે સ્પિપામાંથી કુલ 154 યુવાનોએ પરીક્ષા આપી હતી. જેમાંથી 47 યુવાનો અગ્રતાક્રમે રહ્યા છે. આગામી ટુંક જ સમયમાં યુપીએસસી ઈન્ટર્વ્યુની પ્રક્રિયા શરૃ થશે. જેમાં આ યુવાનો સફળ રહે તે માટે ચૌમેરથી શુભેચ્છાઓની વર્ષા થઈ રહી છે.આઈએએસ, આઈપીએસ, આઈઆરએસ, આઈએફએસ જેવી કેડર માટે ગુજરાતીઓની પસંદગી થશે. Full Article
up করোনা যুদ্ধে সামিল Dabur Group, ২১ কোটি টাকা অনুদানের ঘোষণা সংস্থার By bengali.news18.com Published On :: Full Article
up News18 Urdu: Latest News Villupuram By urdu.news18.com Published On :: visit News18 Urdu for latest news, breaking news, news headlines and updates from Villupuram on politics, sports, entertainment, cricket, crime and more. Full Article
up News18 Urdu: Latest News Supaul By urdu.news18.com Published On :: visit News18 Urdu for latest news, breaking news, news headlines and updates from Supaul on politics, sports, entertainment, cricket, crime and more. Full Article
up News18 Urdu: Latest News Bishnupur By urdu.news18.com Published On :: visit News18 Urdu for latest news, breaking news, news headlines and updates from Bishnupur on politics, sports, entertainment, cricket, crime and more. Full Article
up Man Plans To Fix Up Phone Booth After Finding Bottle In Ocean With Reward From 2600 Magazine By packetstormsecurity.com Published On :: Fri, 28 Feb 2020 14:59:52 GMT Full Article headline hacker scotland
up Security Flaws Force Linux Kernel Upgrade By packetstormsecurity.com Published On :: Mon, 05 Jan 2004 14:56:05 GMT Full Article linux flaw kernel
up DoppelPaymer Ransomware Steals SpaceX/Tesla Supplier Data By packetstormsecurity.com Published On :: Wed, 04 Mar 2020 13:42:12 GMT Full Article headline hacker malware cybercrime data loss fraud
up Adobe Updates Flash Player To Fix XSS Flaw By packetstormsecurity.com Published On :: Tue, 07 Jun 2011 03:23:00 GMT Full Article headline adobe xss
up Megaupload Sequel Faces Gabon's Suspension Order Setback By packetstormsecurity.com Published On :: Thu, 08 Nov 2012 00:49:22 GMT Full Article headline government usa africa riaa mpaa new zealand
up Ransomware Hits Johannesburg Electricity Supply By packetstormsecurity.com Published On :: Fri, 26 Jul 2019 15:54:36 GMT Full Article headline government malware cybercrime fraud africa cyberwar cryptography
up RSA Roundup: Oracle's Database Firewall, Juniper, Fortinet By packetstormsecurity.com Published On :: Mon, 14 Feb 2011 22:08:06 GMT Full Article headline oracle juniper conference
up Juniper Slips Out Update After Hardcoded Credentials Left In Switches By packetstormsecurity.com Published On :: Fri, 12 Apr 2019 15:13:25 GMT Full Article headline data loss flaw password patch juniper
up Slackware Security Advisory - mozilla-thunderbird Updates By packetstormsecurity.com Published On :: Thu, 12 Sep 2019 14:32:20 GMT Slackware Security Advisory - New mozilla-thunderbird packages are available for Slackware 14.2 and -current to fix security issues. Full Article
up Slackware Security Advisory - expat Updates By packetstormsecurity.com Published On :: Tue, 17 Sep 2019 16:47:22 GMT Slackware Security Advisory - New expat packages are available for Slackware 14.0, 14.1, 14.2, and -current to fix a security issue. Full Article
up Slackware Security Advisory - mozilla-thunderbird Updates By packetstormsecurity.com Published On :: Thu, 26 Sep 2019 16:30:17 GMT Slackware Security Advisory - New mozilla-thunderbird packages are available for Slackware 14.2 and -current to fix security issues. Full Article
up Slackware Security Advisory - tcpdump Updates By packetstormsecurity.com Published On :: Wed, 02 Oct 2019 15:03:37 GMT Slackware Security Advisory - New libpcap and tcpdump packages are available for Slackware 14.0, 14.1, 14.2, and -current to fix security issues. Full Article
up Slackware Security Advisory - sudo Updates By packetstormsecurity.com Published On :: Tue, 15 Oct 2019 13:53:36 GMT Slackware Security Advisory - New sudo packages are available for Slackware 14.0, 14.1, 14.2, and -current to fix a security issue. Full Article
up Slackware Security Advisory - python Updates By packetstormsecurity.com Published On :: Mon, 21 Oct 2019 17:02:22 GMT Slackware Security Advisory - New python packages are available for Slackware 14.0, 14.1, 14.2, and -current to fix security issues. Full Article
up Slackware Security Advisory - mozilla-firefox Updates By packetstormsecurity.com Published On :: Wed, 23 Oct 2019 18:28:47 GMT Slackware Security Advisory - New mozilla-firefox packages are available for Slackware 14.2 and -current to fix security issues. Full Article
up Slackware Security Advisory - libtiff Updates By packetstormsecurity.com Published On :: Tue, 05 Nov 2019 15:12:35 GMT Slackware Security Advisory - New libtiff packages are available for Slackware 14.2 and -current to fix security issues. Full Article
up Slackware Security Advisory - Slackware 14.2 kernel Updates By packetstormsecurity.com Published On :: Fri, 08 Nov 2019 15:37:19 GMT Slackware Security Advisory - New kernel packages are available for Slackware 14.2 to fix security issues. Full Article
up Slackware Security Advisory - Slackware 14.2 kernel Updates By packetstormsecurity.com Published On :: Mon, 18 Nov 2019 15:22:09 GMT Slackware Security Advisory - New kernel packages are available for Slackware 14.2 to fix security issues. Full Article
up Slackware Security Advisory - bind Updates By packetstormsecurity.com Published On :: Thu, 21 Nov 2019 15:09:45 GMT Slackware Security Advisory - New bind packages are available for Slackware 14.0, 14.1, 14.2, and -current to fix a security issue. Full Article
up Slackware Security Advisory - mozilla-firefox Updates By packetstormsecurity.com Published On :: Wed, 04 Dec 2019 23:11:46 GMT Slackware Security Advisory - New mozilla-firefox packages are available for Slackware 14.2 and -current to fix security issues. Full Article
up Slackware Security Advisory - wavpack Updates By packetstormsecurity.com Published On :: Fri, 20 Dec 2019 19:33:33 GMT Slackware Security Advisory - New wavpack packages are available for Slackware 14.0, 14.1, 14.2, and -current to fix security issues. Full Article
up Slackware Security Advisory - openssl Updates By packetstormsecurity.com Published On :: Thu, 26 Dec 2019 23:32:50 GMT Slackware Security Advisory - New openssl packages are available for Slackware 14.2 and -current to fix a security issue. Full Article
up Slackware Security Advisory - tigervnc Updates By packetstormsecurity.com Published On :: Thu, 26 Dec 2019 23:33:08 GMT Slackware Security Advisory - New tigervnc packages are available for Slackware 14.2 and -current to fix security issues. Full Article
up Slackware Security Advisory - mozilla-firefox Updates By packetstormsecurity.com Published On :: Tue, 07 Jan 2020 16:47:01 GMT Slackware Security Advisory - New mozilla-firefox packages are available for Slackware 14.2 and -current to fix security issues. Full Article
up Slackware Security Advisory - Slackware 14.2 kernel Updates By packetstormsecurity.com Published On :: Thu, 09 Jan 2020 15:06:22 GMT Slackware Security Advisory - New kernel packages are available for Slackware 14.2 to fix security issues. Full Article
up Slackware Security Advisory - mozilla-firefox Updates By packetstormsecurity.com Published On :: Thu, 09 Jan 2020 15:06:33 GMT Slackware Security Advisory - New mozilla-firefox packages are available for Slackware 14.2 and -current to fix a security issue. Full Article
up Slackware Security Advisory - mozilla-thunderbird Updates By packetstormsecurity.com Published On :: Mon, 13 Jan 2020 18:01:22 GMT Slackware Security Advisory - New mozilla-thunderbird packages are available for Slackware 14.2 and -current to fix security issues. Full Article
up Slackware Security Advisory - mozilla-thunderbird Updates By packetstormsecurity.com Published On :: Mon, 27 Jan 2020 22:52:44 GMT Slackware Security Advisory - New mozilla-thunderbird packages are available for Slackware 14.2 and -current to fix security issues. Full Article
up Slackware Security Advisory - sudo Updates By packetstormsecurity.com Published On :: Sun, 02 Feb 2020 19:32:22 GMT Slackware Security Advisory - New sudo packages are available for Slackware 14.0, 14.1, 14.2, and -current to fix a security issue. Full Article
up Slackware Security Advisory - mozilla-firefox Updates By packetstormsecurity.com Published On :: Fri, 14 Feb 2020 14:55:48 GMT Slackware Security Advisory - New mozilla-firefox packages are available for Slackware 14.2 and -current to fix security issues. Full Article
up Slackware Security Advisory - mozilla-thunderbird Updates By packetstormsecurity.com Published On :: Fri, 14 Feb 2020 15:25:17 GMT Slackware Security Advisory - New mozilla-thunderbird packages are available for Slackware 14.2 and -current to fix security issues. Full Article
up Slackware Security Advisory - libarchive Updates By packetstormsecurity.com Published On :: Mon, 17 Feb 2020 16:41:58 GMT Slackware Security Advisory - New libarchive packages are available for Slackware 14.1, 14.2, and -current to fix security issues. Full Article
up Slackware Security Advisory - proftpd Updates By packetstormsecurity.com Published On :: Fri, 21 Feb 2020 15:30:08 GMT Slackware Security Advisory - New proftpd packages are available for Slackware 14.0, 14.1, 14.2, and -current to fix a security issue. Full Article
up BlackBerry Users Get Free Remote Wipe, Backup And Location By packetstormsecurity.com Published On :: Wed, 23 Mar 2011 02:53:52 GMT Full Article headline blackberry
up Gulf Scheme Reveals BlackBerry SWP Tap-Cash Support By packetstormsecurity.com Published On :: Thu, 13 Oct 2011 03:19:59 GMT Full Article headline blackberry
up Pros Examine Mossack Fonseca Breach: WordPress Plugin, Drupal Likely Suspects By packetstormsecurity.com Published On :: Sat, 09 Apr 2016 02:17:26 GMT Full Article headline hacker privacy bank cybercrime data loss fraud flaw wordpress
up If You Use WordPress, Upgrade Now By packetstormsecurity.com Published On :: Wed, 01 Nov 2017 15:08:08 GMT Full Article headline flaw wordpress