in Vehicle event recorder systems and networks having integrated cellular wireless communications systems By www.freepatentsonline.com Published On :: Tue, 01 Dec 2015 08:00:00 EST Vehicle event recorder systems are arranged to be in constant communication with remote servers and administrators via mobile wireless cellular networks. Vehicle event recorders equipped with video cameras capture video and other data records of important events relating to vehicle use. These data are then transmitted over special communications networks having very high coverage space but limited bandwidth. A vehicle may be operated over very large region while maintaining continuous communications connections with a remote fixed server. As such, systems of these inventions may be characterized as including a mobile unit having: a video camera; a microprocessor; memory; an event trigger; and mobile wireless transceivers, and a fixed network portion including: mobile wireless cellular network, a protocol translation gateway, the Internet and an application-specific server. Full Article
in Traction control system in a vehicle, vehicle including traction control system, and traction control method By www.freepatentsonline.com Published On :: Tue, 05 Jan 2016 08:00:00 EST A traction control system in vehicle comprises a detector for detecting a monitored value which changes according to a degree of a drive wheel slip; a condition determiner for determining whether or not the monitored value meets a control start condition and whether or not the monitored value meets a control termination condition; and a controller for executing traction control to reduce a driving power of the drive wheel during a period of time from when the condition determiner determines that the monitored value meets the control start condition until the condition determiner determines that the monitored value meets the control termination condition; the condition determiner being configured to set at least the control start condition variably based on a slip determination factor which changes according to a vehicle state and such that the control start condition changes more greatly according to the vehicle state than the control termination condition. Full Article
in Integrating multiple FPGA designs by merging configuration settings By www.freepatentsonline.com Published On :: Tue, 12 May 2015 08:00:00 EDT This disclosure relates generally to field-programmable gate arrays (FPGAs). Some implementations relate to methods and systems for transmitting and integrating an intellectual property (IP) block with another user's design. The IP developer can design the IP block to include both a secret portion and a public portion. The IP block developer can send or otherwise provide the IP block to another IP user without disclosing the functional description of the secret portion of the IP block. In some implementations, the IP developer provides the public portion to the IP user at the register-transfer-level (RTL) level, as a hardware description language (HDL)-implemented design, or as a synthesizable netlist. In some implementations, the IP developer provides the secret portion of the IP block to the user in the form of programming bits without providing an HDL, RTL, or netlist implementation of the secret portion. Full Article
in Verification module apparatus for debugging software and timing of an embedded processor design that exceeds the capacity of a single FPGA By www.freepatentsonline.com Published On :: Tue, 12 May 2015 08:00:00 EDT A plurality of Field Programmable Gate Arrays (FPGA), high performance transceivers, and memory devices provide a verification module for timing and state debugging of electronic circuit designs. Signal value compression circuits and gigabit transceivers embedded in each FPGA increase the fanout of each FPGA. Ethernet communication ports enable remote software debugging of processor instructions. Full Article
in Method and apparatus for creating and managing waiver descriptions for design verification By www.freepatentsonline.com Published On :: Tue, 12 May 2015 08:00:00 EDT Methods are provided to facilitate automated creation and management of design rule checking or DRC waiver descriptions. Embodiments include receiving a plurality of first checksums corresponding to respective first geometric element violations waived in association with a block of an integrated circuit design, the first checksums being based on a first version of at least one design verification rule and/or of the block, receiving a second checksum corresponding to a second geometric element violation associated with the block, the second checksum being based on a second version of the design verification rule and/or of the block, determining whether the second checksum corresponds to at least one of the first checksums, and, if the second checksum does not correspond to at least one first checksum, generating a waiver request for the second geometric element error. Full Article
in System and method for automated simulator assertion synthesis and digital equivalence checking By www.freepatentsonline.com Published On :: Tue, 12 May 2015 08:00:00 EDT A system, method, and computer program product for automatically generating equivalent assertions in different forms for different verification tools, which may be analog or digital. A user submits a set of logic assertions that, if unclocked, are converted to clocked assertions by generating and skewing clocks to ensure simulator uniformity. A stimulus is generated, perhaps at random, or input. A test bench is either input or synthesized. For each verification tool, the test bench is simulated and simulation results are captured. An assertion status difference engine evaluates result differences between the verification tools, and identifies and outputs differences indicating a significant inconsistency. Errors in verification tool implementation and user assertion coding can be detected. The simulators used may include SPICE and Verilog, or any other simulators that differ in type, simulation algorithm, input format, or vendor implementation. Full Article
in Method of optimizing capacitive couplings in high-capacitance nets in simulation of post-layout circuits By www.freepatentsonline.com Published On :: Tue, 12 May 2015 08:00:00 EDT A method of asymmetric asynchronous decoupling of capacitors in an integrated circuit design is provided for faster simulation by circuit simulators, e.g. FastSPICE circuit simulators. This method includes removing a coupling capacitor from a list, which includes coupling capacitors that capacitively couple two nets in the design. The two nets have capacitances C1 and C2, and at least one of capacitances C1 and C2 exceeds a threshold. The coupling capacitor has capacitance Cc. When coupling capacitance Cc is low and only one of capacitances C1 and C2 has a low capacitance, then a forward capacitance can be used at whichever of the two nets has the low capacitance and a lump capacitance can be used at the other net for simulation. When coupling capacitance Cc is low and both of capacitances C1 and C2 have high capacitances, then lump capacitances can be used at the two nets for the simulation. Full Article
in Method and system for three-dimensional layout design of integrated circuit elements in stacked CMOS By www.freepatentsonline.com Published On :: Tue, 12 May 2015 08:00:00 EDT A method includes providing a design of a semiconductor device such as a stacked CMOS device comprising a plurality of circuit elements to be assigned into a layout of a plurality of tiers, and identifying at least one first type of circuit element within the plurality of circuit elements based on at least one predetermined criterion. Each respective one of the at least one first type of circuit element is to be assigned to a respective designated one of the plurality of tiers. The method further includes dividing the remainder of the plurality of circuit elements into at least two groups of circuit elements based on circuit density, and assigning the at least one first type of circuit element and the at least two groups of circuit elements to respectively different ones of the plurality of tiers of the semiconductor device. Full Article
in Scan chain modification for reduced leakage By www.freepatentsonline.com Published On :: Tue, 12 May 2015 08:00:00 EDT A leakage power control vector is loaded into existing test scan chain elements for application to circuit elements of a circuit in which the leakage currents are to be controlled. The vector is designed to configure the circuit elements into states in which leakage currents are reduced. A multiplexer selects the power control vector for loading into the scan chain elements, and a clock generator clocks the configuration vector into the scan chain elements. A sleep mode detector may be provided to configure the multiplexer to select the power control vector and to operate the clock generator to clock the power control vector into the scan chain elements when a sleep mode of the circuit is detected. Full Article
in System and method for integrated transformer synthesis and optimization using constrained optimization problem By www.freepatentsonline.com Published On :: Tue, 12 May 2015 08:00:00 EDT A method for designing a transformer in an integrated circuit includes receiving one or more desired characteristics of the transformer from user input and iteratively determining a design solution for the transformer through one or more simulations and modifications using a rule-set. The method combines the one or more desired characteristics with other preset characteristics of the transformer or the integrated circuit. A first model of the transformer is defined with typical load impedances and simulated having the combined characteristics to determine performance. Results of the simulation are processed to calculate performance with the load impedances specified by the user. The results are further processed to obtain a mathematical model that includes tuning capacitors. The first and subsequent models are modified by drawing on a rule-set of expert knowledge relating to general dependency of at least one design criterion, such as a physical, geometrical or performance characteristic, with another design criterion. Full Article
in Programmable clock spreading By www.freepatentsonline.com Published On :: Tue, 12 May 2015 08:00:00 EDT An integrated circuit having a programmable clock spreader configured to generate a plurality of controllably skewed clock signals, each applied to a corresponding region within the integrated circuit with circuitry configured to be triggered off the applied clock signal. The programmable clock spreader is designed to enable customization of the current-demand characteristics exhibited by the integrated circuit, e.g., based on the circuit's spectral impedance profile, to cause transient voltage droops in the power-supply network of the integrated circuit to be sufficiently small to ensure proper and reliable operation of the integrated circuit. Full Article
in Generating guiding patterns for directed self-assembly By www.freepatentsonline.com Published On :: Tue, 12 May 2015 08:00:00 EDT Aspects of the invention relate to techniques of generating guiding patterns for via-type feature groups. A guiding pattern may be constructed for a via-type feature group that comprises two or more via-type features in a layout design. A backbone structure may then be determined for the guiding pattern. Based on the backbone structure and a self-assembly model, simulated locations of the two or more via-type features are computed. The simulated locations are compared with targeted locations. If the simulated locations do not match the targeted locations based on a predetermined criterion, the simulated locations adjusted to derive modified locations. Using the modified locations, the above operations may be repeated until the simulated locations match the targeted location based on a predetermined criterion or for a predetermined number of times. Full Article
in Integrated circuit floorplan for compact clock distribution By www.freepatentsonline.com Published On :: Tue, 12 May 2015 08:00:00 EDT An integrated circuit includes core logic and a plurality of interface blocks disposed about a periphery of the core logic. A plurality of input or output (I/O) circuits is assigned to one of the plurality of interface blocks. The I/O circuits include external I/O circuits coupled to a device other than the integrated circuit and internal I/O circuits coupled to the integrated circuit. Each interface block includes a first plurality of I/O circuits disposed on a first side of the interface block and a second plurality of I/O circuits disposed on a second side of the interface block. Each interface block also includes interface logic for the interface block between the first plurality of I/O circuits and the second plurality of I/O circuits, and a logic hub that includes a clock distribution of minimal length that drives launch logic and capture logic to form the I/O circuits of the interface block. Full Article
in Method and system for forming patterns with charged particle beam lithography By www.freepatentsonline.com Published On :: Tue, 19 May 2015 08:00:00 EDT In a method for fracturing or mask data preparation or mask process correction for charged particle beam lithography, a plurality of shots are determined that will form a pattern on a surface, where shots are determined so as to reduce sensitivity of the resulting pattern to changes in beam blur (βf). In some embodiments, the sensitivity to changes in βf is reduced by varying the charged particle surface dosage for a portion of the pattern. Methods for forming patterns on a surface, and for manufacturing an integrated circuit are also disclosed, in which pattern sensitivity to changes in βf is reduced. Full Article
in Interconnection substrate design supporting device, method of designing interconnection substrate, program, and interconnection substrate By www.freepatentsonline.com Published On :: Tue, 19 May 2015 08:00:00 EDT A via disposition information acquiring unit acquires via disposition information indicating a disposition of the plurality of first vias (212). A second conductor information acquiring unit acquires second conductor information indicating disposition positions of a plurality of second conductors (232) repeatedly disposed in the second conductor layer (230). A via extracting unit extracts an extraction via with respect to each of the plurality of second conductors (232). The extraction via is each of the first vias (212) overlapping the second conductor (232). A via selecting unit selects a selection via with respect to each of the plurality of second conductors (232). The selection via is each of first vias (212) selected in a predetermined number from the extraction vias. An opening introducing unit introduces a first opening (234) to each of the plurality of second conductors (232). The first opening (234) overlaps the extraction via not selected by the via selecting unit in plan view. Full Article
in Method and system for critical dimension uniformity using charged particle beam lithography By www.freepatentsonline.com Published On :: Tue, 19 May 2015 08:00:00 EDT A method for mask data preparation or mask process correction is disclosed in which a set of charged particle beam shots is determined which is capable of forming a pattern on a surface, wherein critical dimension uniformity (CDU) of the pattern is optimized. In some embodiments the CDU is optimized by varying at least two factors. In other embodiments, model-based techniques are used. In yet other embodiments, the surface is a reticle to be used in an optical lithographic process to form a pattern on a wafer, and CDU on the wafer is optimized. Full Article
in Automated integrated circuit design documentation By www.freepatentsonline.com Published On :: Tue, 19 May 2015 08:00:00 EDT A method of creating a datasheet includes obtaining integrated circuit data from at least one data source, creating a data structure including the integrated circuit data obtained from the at least one data source, and creating a datasheet using data contained in the data structure. The datasheet is created in a human-readable format. Full Article
in Method and apparatus for generating gate-level activity data for use in clock gating efficiency analysis By www.freepatentsonline.com Published On :: Tue, 19 May 2015 08:00:00 EDT A mechanism for generating gate-level activity data for use in clock gating efficiency analysis of an integrated circuit (IC) design is provided. Generating the gate-level activity data includes generating a signal behaviour description for inter-register signals, generating a gate-level netlist for the IC design, generating gate-level stimuli based at least partly on the generated signal behaviour description, and performing gate-level simulation using the generated gate-level stimuli to generate gate-level activity data for the IC design. In one embodiment, generating the signal behaviour description includes performing Register Transfer Level (RTL) simulation of the IC design, and generating the gate-level netlist includes performing RTL synthesis. The RTL simulation and RTL synthesis are performed on RTL data for the IC design. Full Article
in Prediction of dynamic current waveform and spectrum in a semiconductor device By www.freepatentsonline.com Published On :: Tue, 19 May 2015 08:00:00 EDT A method for accurately determining the shape of currents in a current spectrum for a circuit design is provided. The method includes determining timing and power consumption characteristics. In one embodiment, timing characteristics are provided through a electronic design automation tool. The timing characteristics yield a current pulse time width. In another embodiment, power consumption characteristics are provided by an EDA tool. The power consumption characteristics yield a current pulse amplitude. The shape of the current pulse is obtained by incrementally processing a power analyzer tool over relatively small time increments over one or more clock cycles while capturing the switching nodes of a simulation of the circuit design for each time increment. In one embodiment, the time increments are one nanosecond or less. Full Article
in System and method for containing analog verification IP By www.freepatentsonline.com Published On :: Tue, 19 May 2015 08:00:00 EDT A system, method, and computer program product for containing analog verification IP for circuit simulation. Embodiments introduce analog verification units (“vunits”), and corresponding analog verification files to contain them. Vunits allow circuit design verification requirement specification via text file. No editing of netlist files containing design IP is required to implement static and dynamic circuit checks, PSL assertions, clock statements, or legacy assertions. Vunits reference a top-level circuit or subcircuits (by name or by specific instance), and the simulator automatically binds vunit contents appropriately during circuit hierarchy expansion. Vunits may be re-used for other design cells, and may be easily processed by text-based design tools. Vunits may be provided via vunit_include statements in a control netlist file, command line arguments, or by directly placing a vunit block into a netlist. Vunits may also contain instance statements to monitor or process signals, such as those needed by assertions. Full Article
in Horizontal interconnects crosstalk optimization By www.freepatentsonline.com Published On :: Tue, 19 May 2015 08:00:00 EDT A method, an apparatus, and a computer program product for wireless communication are provided. The apparatus generates a plurality of interconnect patterns for a set of longitudinal channels that are occupied by horizontal interconnects. Each interconnect pattern may be different from the other interconnect patterns. Each interconnect pattern may define relative locations for the set of horizontal interconnects and gap channels. Highest crosstalk is determined for each of the interconnect patterns and the interconnect pattern with the minimum highest crosstalk is selected as a preferred pattern. The highest crosstalk may comprise far-end crosstalk or near-end crosstalk and may be calculated for a range of frequencies or for a plurality of frequencies. The crosstalk may be calculated by modeling the interconnects as transmission lines. Full Article
in Load balancing on hetrogenous processing cluster based on exceeded load imbalance factor threshold determined by total completion time of multiple processing phases By www.freepatentsonline.com Published On :: Tue, 19 May 2015 08:00:00 EDT Methods and systems for managing data loads on a cluster of processors that implement an iterative procedure through parallel processing of data for the procedure are disclosed. One method includes monitoring, for at least one iteration of the procedure, completion times of a plurality of different processing phases that are undergone by each of the processors in a given iteration. The method further includes determining whether a load imbalance factor threshold is exceeded in the given iteration based on the completion times for the given iteration. In addition, the data is repartitioned by reassigning the data to the processors based on predicted dependencies between assigned data units of the data and completion times of a plurality of the processers for at least two of the phases. Further, the parallel processing is implemented on the cluster of processors in accordance with the reassignment. Full Article
in Method and system for forming high accuracy patterns using charged particle beam lithography By www.freepatentsonline.com Published On :: Tue, 26 May 2015 08:00:00 EDT A method and system for optical proximity correction (OPC) is disclosed in which a set of shaped beam shots is determined which, when used in a shaped beam charged particle beam writer, will form a pattern on a reticle, where some of the shots overlap, where the pattern on the reticle is an OPC-corrected version of an input pattern, and where the sensitivity of the pattern on the reticle to manufacturing variation is reduced. A method for fracturing or mask data preparation is also disclosed. Full Article
in Integrated circuit design verification through forced clock glitches By www.freepatentsonline.com Published On :: Tue, 26 May 2015 08:00:00 EDT A technique for determining whether an integrated circuit design is susceptible to glitches includes identifying storage elements in an original register-transfer level (RTL) file of the integrated circuit design and identifying clock signals for each of the storage elements in the original RTL file. The technique also includes generating respective assertions for each of the identified clock signals and identifying potential glitchy logic in respective clock paths for each of the identified clock signals. Finally, the technique includes inserting, at the potential glitchy logic, glitches in each of the respective clock paths of the original RTL file to provide a modified RTL file and executing an RTL simulation using the modified RTL file and the respective assertions. Full Article
in Machine-learning based datapath extraction By www.freepatentsonline.com Published On :: Tue, 26 May 2015 08:00:00 EDT A datapath extraction tool uses machine-learning models to selectively classify clusters of cells in an integrated circuit design as either datapath logic or non-datapath logic based on cluster features. A support vector machine and a neural network can be used to build compact and run-time efficient models. A cluster is classified as datapath if both the support vector machine and the neural network indicate that it is datapath-like. The cluster features may include automorphism generators for the cell clusters, or physical information based on the cell locations from a previous (e.g., global) placement, such as a ratio of a total cell area for a given cluster to a half-perimeter of a bounding box for the given cluster. Full Article
in Legalizing a portion of a circuit layout By www.freepatentsonline.com Published On :: Tue, 26 May 2015 08:00:00 EDT A layout-legalizing system modifies a portion of a circuit layout that is selected by a user to generate a modified portion that satisfies a set of technology constraints and a set of design constraints. The system receives as input the set of technology constraints which a semiconductor manufacturing foundry requires the circuit layout to satisfy for manufacturability purposes. The system also receives a set of design constraints from the user which restricts how objects in the portion of the circuit layout can be modified to satisfy the set of technology constraints. The system can further receive a selection input from the user which identifies the portion of the circuit layout which is to be legalized. The system then modifies the identified portion of the circuit layout to obtain a modified portion which satisfies the set of design constraints and at least a subset of the set of technology constraints. Full Article
in Methods, systems, and articles of manufacture for implementing physical design using force models with custom connectivity By www.freepatentsonline.com Published On :: Tue, 26 May 2015 08:00:00 EDT Disclosed are methods, systems, and articles of manufactures for implementing physical designs by using multiple force models to iteratively morph a layout decomposition. In addition to attractive force model(s) or repulsive force model(s), the physical implementation also uses a containment force model for grouping multiple design blocks or for confining a node of a cell within the boundary of a container. Another aspect is directed at deriving a first force model at the first hierarchical level from a second force model at the second hierarchical level by directly modifying the second model based at least in part on characteristic(s) of the first hierarchical level and of the second hierarchical level. In a design with multiple hierarchies, a cell-based force model is also used to ensure child nodes of a parent cell stay within a close proximity of the parent node of the parent cell. Full Article
in Routing interconnect of integrated circuit designs with varying grid densities By www.freepatentsonline.com Published On :: Tue, 03 Nov 2015 08:00:00 EST Routing methods for an integrated circuit design layout are disclosed. The layout can include design netlists and library cells. A multiple-level global routing can generate topological wire for each net. An area oriented graph-based detail routing on the design can be performed. A post route optimization after the detail routing can be performed to further improve the routing quality. Some methods can be single threaded all or some of the time, and/or multi-threaded some or all of the time. Full Article
in Density-based integrated circuit design adjustment By www.freepatentsonline.com Published On :: Tue, 31 May 2016 08:00:00 EDT The disclosed technology is related to adjusting an integrated circuit design while accounting for a local density of the design. In particular exemplary embodiments, a local density value for a layout design that defines a plurality of geometric shapes is derived. Subsequently, one or more of the geometric shapes are adjusted such that the local density value is preserved. With some implementations, the local density value is preserved if the adjusted local density value is within a threshold amount of the derived local density value. Full Article
in Defect injection for transistor-level fault simulation By www.freepatentsonline.com Published On :: Tue, 21 Jun 2016 08:00:00 EDT Aspects of the invention relate to techniques of defect injection for transistor-level fault simulation. A circuit element in a circuit netlist of a circuit is first selected for defect injection. Next, a defect is determined based on whether the selected circuit element is a design-intent circuit element or a parasitic circuit element. After the defect is determined, the defect is injected into the circuit netlist and then the circuit is simulated. Full Article
in Resist remover composition and method for removing resist using the composition By www.freepatentsonline.com Published On :: Tue, 14 Apr 2015 08:00:00 EDT The present invention is directed to provide a resist remover composition for semiconductor substrate which enables to remove a resist simply and easily in the photolithography process in the semiconductor field, and a method for removing a resist comprising that the composition is used. The present invention relates to a resist remover composition for semiconductor substrate, comprising [I] a carbon radical generating agent, [II] an acid, [III] a reducing agent, and [IV] an organic solvent, and having pH of lower than 7, and a method for removing a resist, comprising that the composition is used. Full Article
in Low-VOC cleaning substrates and compositions comprising a cationic biocide and glycol ether solvent By www.freepatentsonline.com Published On :: Tue, 14 Apr 2015 08:00:00 EDT A cleaning composition for sanitizing and/or disinfecting hard surfaces, comprising: a cationic biocide, surfactant and low levels of VOC solvents. The cleaning composition is adapted to clean a variety of hard surfaces without leaving behind a visible residue and creates low levels of streaking and filming on the treated surface. The cleaning composition contains less than 5% by weight of VOCs. The cleaning composition may be used alone as a liquid or spray formulation or in combination with a substrate, for example, a pre-loaded cleaning wipe. Full Article
in Cleaning composition By www.freepatentsonline.com Published On :: Tue, 14 Apr 2015 08:00:00 EDT Provided is an aqueous cleaning composition comprising at least one surfactant, xanthan gum, and a carbonate salt, wherein the composition has a turbidity of less than 16 NTU. Also provided is a method of cleaning a substrate by applying the cleaning composition to the substrate. Full Article
in Solid fast draining/drying rinse aid for high total dissolved solid water conditions By www.freepatentsonline.com Published On :: Tue, 21 Apr 2015 08:00:00 EDT The present invention is a solid rinse aid composition and methods of making and using the same. Applicants have surprisingly found that the crystal modifier sodium xylene sulfonate (short chain alkyl benzene or alkyl naphthalene sulfonates) at higher percentage can act as a solidification agent. The solid rinse aid composition generally includes an short chain alkyl benzene or alkyl naphthalene sulfonates solidification agent and an effective amount of a surfactant which can include a sheeting agent component, defoamer component and/or association disruption agent. The solid rinse aid composition may be phosphate-free, aminocarboxylate-free, and GRAS if desired. Full Article
in Metal conservation with stripper solutions containing resorcinol By www.freepatentsonline.com Published On :: Tue, 21 Apr 2015 08:00:00 EDT Resist stripping agents useful for fabricating circuits and/or forming electrodes on semiconductor devices for semiconductor integrated circuits and/or liquid crystals with reduced metal and metal alloy etch rates (particularly copper etch rates and TiW etch rates), are provided with methods for their use. The preferred stripping agents contain low concentrations of resorcinol or a resorcinol derivative, with or without an added copper salt, and with or without an added amine to improve solubility of the copper salt. Further provided are integrated circuit devices and electronic interconnect structures prepared according to these methods. Full Article
in Fluorocarbon emulsion stabilizing surfactants By www.freepatentsonline.com Published On :: Tue, 21 Apr 2015 08:00:00 EDT Surfactants (e.g., fluorosurfactants) for stabilizing aqueous or hydrocarbon droplets in a fluorophilic continuous phase are presented. In some embodiments, fluorosurfactants include a fluorophilic tail soluble in a fluorophilic (e.g., fluorocarbon) continuous phase, and a headgroup soluble in either an aqueous phase or a lipophilic (e.g., hydrocarbon) phase. The combination of a fluorophilic tail and a headgroup may be chosen so as to create a surfactant with a suitable geometry for forming stabilized reverse emulsion droplets having a disperse aqueous or lipophilic phase in a continuous, fluorophilic phase. In some embodiments, the headgroup is preferably non-ionic and can prevent or limit the adsorption of molecules at the interface between the surfactant and the discontinuous phase. This configuration can allow the droplet to serve, for example, as a reaction site for certain chemical and/or biological reactions. In another embodiment, aqueous droplets are stabilized in a fluorocarbon phase at least in part by the electrostatic attraction of two oppositely charged or polar components, one of which is at least partially soluble in the dispersed phase, the other at least partially soluble in the continuous phase. One component may provide collodial stability of the emulsion, and the other may prevent the adsorption of biomolecules at the interface between a component and the discontinous phase. Advantageously, surfactants and surfactant combinations of the invention may provide sufficient stabilization against coalescence of droplets, without interfering with processes that can be carried out inside the droplets. Full Article
in Combination of crosslinked cationic and ampholytic polymers for personal and household applications By www.freepatentsonline.com Published On :: Tue, 28 Apr 2015 08:00:00 EDT A cleansing composition for cosmetic or household use may include an ampholytic polymer; a crosslinked cationic polymer; a surfactant component selected from the group consisting of anionic surfactants, amphoteric surfactants, cationic surfactants, nonionic surfactants, and zwitterionic surfactants; and an aqueous and/or organic carrier. Full Article
in Foamer composition and methods for making and using same By www.freepatentsonline.com Published On :: Tue, 28 Apr 2015 08:00:00 EDT A new general purpose foaming agent having application as drilling fluid foaming agents or as any foaming agent needed an a wide variety of applications is disclosed, where the agent includes at least one anionic surfactant, at least one cationic surfactant, and mixtures thereof and one or more zwitterionic compounds. A method for using the foaming agent in capillary coiled tubing application is also disclosed. The foaming agents can also include additive to augment the properties of the foaming agent for a given application. Full Article
in Cleansing composition with cationic surfactants By www.freepatentsonline.com Published On :: Tue, 28 Apr 2015 08:00:00 EDT Disclosed is a cleansing composition containing from about 6% to about 20% of at least one nonionic surfactant; from about 3% to about 10% of at least one amphoteric surfactant; from about 2% to about 8% of at least one anionic surfactant; and from about 0.1% to about 5% of at least one cationic conditioning surfactant, cationic conditioning amine, or a mixture thereof; wherein the amount of nonionic surfactant present in the final composition is greater than the amount of the amphoteric surfactant, and the ratio of the nonionic surfactant (a) to anionic surfactant (c) is at least about 1.9 as much as the anionic surfactant, based on the weight percent of each surfactant in the final composition. Full Article
in Thickener containing a cationic polymer and softening composition containing said thickener, in particular for textiles By www.freepatentsonline.com Published On :: Tue, 28 Apr 2015 08:00:00 EDT A method for softening laundry employs a softening composition, which includes at least one thickener containing a cationic polymer obtained by polymerization: of a cationic monomer;of a monomer with a hydrophobic nature, of formula (I): wherein R1=H or CH3 R2=alkyl chain having at least 16 carbon atomsX═O, m≧5, y=z=0, orX═NH, m≧z≧5, y=0, orX═NH, m≧y≧5, z=0, of a nonionic monomer. Full Article
in Topical skin care formulations comprising plant extracts By www.freepatentsonline.com Published On :: Tue, 05 May 2015 08:00:00 EDT Disclosed are topical skin compositions and corresponding methods of their use that include an extract from Artabotrys hexapetalus, an extract from Sassafras tzumu, and an extract from Prunus salicina. Full Article
in Rinse-off compositions comprising lactoyl ethanolamine and a menthanecarboxamide compound By www.freepatentsonline.com Published On :: Tue, 05 May 2015 08:00:00 EDT A rinse-off composition, such as a shampoo, hair conditioner or shower gel, comprising a rinse-off composition base, lactoyl ethanolamine and at least one compound selected from the group consisting of N-(4-cyanomethylphenyl) p-menthanecarboxamide and N-(2-pyridin-2-ylethyl) p-menthanecarboxamide. The compositions provide a pleasant, long-lasting cooling sensation. Full Article
in Segmented soap bar with soap bodies forming concave arc surface By www.freepatentsonline.com Published On :: Tue, 05 May 2015 08:00:00 EDT An elongated segmented soap bar is segmented longitudinally into a plurality of soap bodies separate and discrete from one another. Adjacent soap bodies are movable with respect to one another between at least two different configurations including at least an arc configuration with the plurality of soap bodies disposed in an arc. At least one coupler couples the plurality of soap bodies together to allow the adjacent soap bodies to move with respect to one another between the at least two different configurations. Full Article
in Low foaming cleaner By www.freepatentsonline.com Published On :: Tue, 05 May 2015 08:00:00 EDT Liquid compositions for cleaning, in particular medical instruments and air conditioning surfaces, said composition excluding surfactants and comprising one or more enzymes including a protease and optionally a hydrolase, a solvent system including a water soluble glycol ether solvent, at least one anionic hydrotrope, and wherein the molar ratio of said at least one hydrotrope to said glycol ether in the composition is selected to preserve the activity of said one or more enzymes. The hydrotrope is advantageously an anionic hydrotrope selected from the group consisting of water soluble anionic hydrotropes of the formula (I) and having no alkyl side chain greater than six carbons in length, for example a xylene sulfonate or cumene sulfonate salt. Full Article
in Particle defoamer comprising a silicone emulsion and process for preparing same By www.freepatentsonline.com Published On :: Tue, 05 May 2015 08:00:00 EDT A process for preparing a particle defoamer. The particle defoamer of 55%-75% of a carrier, 15%-35% of a silicone emulsion, 3%-10% of a texturing agent and 2%-10% of a solvent, based on the total weight of the particle defoamer; the process for preparing the particle defoamer is: (1)first adding a carrier A1 into a mixer, and then adding thereto a silicone emulsion B1, and stirring uniformly; (2)adding a carrier component A2 to the mixture obtained in (1), and stirring uniformly; (3)adding a silicone emulsion B2 to the mixture obtained in (2), and, after uniformly stirring, adding the solvent thereto and stirring uniformly; and (4)pelleting and drying by baking the mixture obtained in(3), so as to produce the product. Full Article
in Method of reducing soil redeposition on a hard surface using phosphinosuccinic acid adducts By www.freepatentsonline.com Published On :: Tue, 05 May 2015 08:00:00 EDT Methods employing detergent compositions effective for reducing soil redeposition and accumulation on hard surfaces are disclosed. The detergent compositions employ phosphinosuccinic acid adducts in combination with an alkalinity source and gluconic acid or salts thereof, copolymers of acrylic acid and maleic acids or salts thereof, sodium hypochlorite, sodium dichloroisocyanurate or combinations thereof. Full Article
in Gemini surfactants, process of manufacture and use as multifunctional corrosion inhibitors By www.freepatentsonline.com Published On :: Tue, 05 May 2015 08:00:00 EDT Gemini surfactants of bis-N-alkyl polyether, bis-N-alkenyl polyether, bis-N-cycloalkyl polyether, bis-N-aryl polyether bis-beta or alpha-amino acids or their salts, are produced for use as multifunctional corrosion inhibitors, which protect and prevent corrosion of ferrous metals exposed to acidic, basic and neutral liquids when transporting or storing crude oil and liquid fuels. The surfactants are also used to inhibit corrosion of equipment and pipes used in cooling systems in petroleum and petrochemical equipment. The Gemini surfactants have the structural formula: Full Article
in Structured detergent or cleaning agent By www.freepatentsonline.com Published On :: Tue, 05 May 2015 08:00:00 EDT The invention describes a stable liquid washing agent or liquid cleaning agent having a yield point and very good dispersing properties. The agents contain anionic and nonionic surfactants as well as inorganic salt and cosurfactant. The invention also relates to the use of the liquid washing agent or liquid cleaning agent, and to a method for manufacturing it. Full Article
in Low foam media cleaning detergent By www.freepatentsonline.com Published On :: Tue, 12 May 2015 08:00:00 EDT A chemical composition for cleaning a medium is provided. For some embodiments, the chemical composition comprises a nonionic surfactant, an inorganic salt, a glycol compound, a chelating agent, and deionized water. For example, the chemical composition may comprise between about 1% and 5% of nonionic surfactant, between about 2% and 6% by weight of an inorganic salt, between about 5% and 10% by weight of a glycol compound, between about 5% and 10% by weight of a chelating agent, and deionized water. Full Article
in Enzyme composition comprising enzyme containing polymer particles By www.freepatentsonline.com Published On :: Tue, 12 May 2015 08:00:00 EDT The present invention relates to an enzyme composition comprising enzyme containing polymer particles, which is useful for detergent compositions, in particular for liquid detergent compositions. In these enzyme containing particles, the particles comprise i) at least one enzyme, and ii) at least one polymer P, which is selected from homo- and copolymers having a C—C-backbone, wherein the C—C-backbone carries carboxylgroups, which may be present in the acidic form or in the neutralized form, and wherein the C—C-backbone comprises hydrophobic repeating units. Full Article