al

Electrical devices module for an avionics bay

A module in the form of a pallet or a closed container includes a grouping together of the electrical devices in an avionics bay, in which the electrical devices are interconnected and attached so as to facilitate the mounting and thus limit the time it takes to mount the electrical devices in the avionics bay.




al

Universal digital block interconnection and channel routing

A programmable routing scheme provides improved connectivity both between Universal Digital Blocks (UDBs) and between the UDBs and other micro-controller elements, peripherals and external Inputs and Outputs (I/Os) in the same Integrated Circuit (IC). The routing scheme increases the number of functions, flexibility, and the overall routing efficiency for programmable architectures. The UDBs can be grouped in pairs and share associated horizontal routing channels. Bidirectional horizontal and vertical segmentation elements extend routing both horizontally and vertically between different UDB pairs and to the other peripherals and I/O.




al

Bimodal clock generator

An apparatus relates generally to a clock generator is disclosed. The clock generator is coupled to receive an input clock signal and further coupled to provide an output clock signal. An address and control register is coupled to receive an address signal and the output clock signal. An access generator is coupled to receive the output clock signal. The clock generator includes: an input node coupled to receive the input clock signal; at least one pulse generator coupled to the input node to receive the input clock signal and further coupled to provide a clock control signal; and a control gate coupled to the input node to receive the input signal and further coupled to the at least one pulse generator to receive the clock control signal. The clock control signal is provided in a non-toggling state for a high-frequency mode and in a toggling state for a low-frequency mode.




al

Methods for operating a memory interface circuit including calibration for CAS latency compensation in a plurality of byte lanes

A method for quickly calibrating a memory interface circuit from time to time in conjunction with operation of a functional circuit is described. The method uses controlling the memory interface circuit with respect to read data capture for byte lanes, including controlling CAS latency compensation for the byte lanes. In the method control settings for controlling CAS latency compensation are determined and set according to a dynamic calibration procedure performed from time to time in conjunction with functional operation of a circuit system containing one or more memory devices connected to the memory interface circuit. In the method, determining and setting the control settings for controlling CAS latency compensation is performed independently and parallely in each of the byte lanes.




al

Architectural floorplan for a structured ASIC manufactured on a 28 NM CMOS process lithographic node or smaller

A floorplan for a Structured ASIC chip is shown having a core region containing memory and VCLB logic cells surrounded by a plurality of IO connection fabrics that include a first IO connection fabric comprising IO sub-banks connecting the core of the chip to pins for external signals to the core, a first high-speed routing fabric disposed along the east-west vertical top of the core and connects the core to high-speed IO such as SerDes; a network-aware connection fabric connects the core to a microcontroller primarily for testing and repair of the memory in the core; and a second-high speed routing fabric is disposed on the north-south vertical sides of the core and communicates with the IO sub-banks. The VCLB Structured ASIC chip is manufactured on a 28 nm CMOS process lithographic node or smaller, having several metal layers and preferably is programmed on a single via layer.




al

Method and apparatus for passive equalization and slew-rate control

A device for passive equalization and slew-rate control of a signal includes a first branch and a second branch. The first branch includes a first driver coupled in series with an equalization capacitor. The second branch includes a second driver coupled in series with a resistor. The second branch may be coupled in parallel to the first branch. The first branch may be configurable to enable either passive equalization or slew-rate control of the signal based on a mode control signal.




al

Semiconductor device having serializer converting parallel data into serial data to output serial data from output buffer circuit

Disclosed herein is a device that includes first and second buffer circuits connected to a data terminal and a first control circuit controlling the first and second buffer circuits. The first control circuit receives n pairs of first and second internal data signals complementary to each other from 2n input signal lines and outputs a pair of third and fourth internal data signals complementary to each other to first and second output signal lines, where n is a natural number more than one. The first and second buffer circuits are controlled based on the third and fourth internal data signals such that one of the first and second buffer circuits turns on and the other of the first and second buffer circuits turns off.




al

Massively parallel interconnect fabric for complex semiconductor devices

An embodiment of this invention uses a massive parallel interconnect fabric (MPIF) at the flipped interface of a core die substrate (having the core logic blocks) and a context die (used for in circuit programming/context/customization of the core die substrate), to produce ASIC-like density and FPGA-like flexibility/programmability, while reducing the time and cost for development and going from prototyping to production, reducing cost per die, reducing or eliminating NRE, and increasing performance. Other embodiments of this invention enable debugging complex SoC through large contact points provided through the MPIF, provide for multi-platform functionality, and enable incorporating FGPA core in ASIC platform through the MPIF. Various examples are also given for different implementations.




al

Method and apparatus for reducing power consumption in a digital circuit by controlling the clock

A method and apparatus that controls the clock of a digital circuit, and therefore power consumption, without substantially comprising performance is provided. The apparatus may include monitoring the utilization of a First in First Out (FIFO) buffer. For example in a systems and methods according to the invention, clock speed may be reduced when the FIFO is relatively empty and increased when the FIFO is relatively full. The clock speed may be controlled by a phase locked loop, a clock divider, a clock masking device or a combination of more than one of these methods. Power reduction may also be obtained by controlling the clocking of different stages of a pipelined device. One or more aspects of the inventions may be implemented in combination with other aspects of the invention to further reduce power use.




al

Sequential state elements in triple-mode redundant (TMR) state machines

The disclosure relates generally to triple-redundant sequential state (TRSS) machines formed as integrated circuits on a semiconductor substrate, such as CMOS, and computerized methods and systems of designing the triple-redundant sequential state machines. Of particular focus in this disclosure are sequential state elements (SSEs) used to sample and hold bit states. The sampling and holding of bits states are synchronized by a clock signal thereby allowing for pipelining in the TRSS machines. In particular, the clock signal may oscillate between a first clock state and a second clock state to synchronize the operation of the SSE according to the timing provided by the clock states. The SSEs has a self-correcting mechanism to protect against radiation induced soft errors. The SSE may be provided in a pipeline circuit of a TRSS machine to receive and store a bit state of bit signal generated by combinational circuits within the pipeline circuit.




al

Operational time extension

An integrated circuit (IC) with a novel configurable routing fabric is provided. The configurable routing fabric has signal paths that propagate signals between user registers on user clock cycles. Each signal path includes a set of configurable storage elements and a set of configurable logic elements. Each configurable storage element in the path is reconfigurable on every sub-cycle of the user clock cycle to either store an incoming signal or to pass the incoming signal transparently.




al

Partial reconfiguration and in-system debugging

Embedded logic is implemented in a partially reconfigurable programmable logic device (PLD), thus allowing debugging of implemented instantiations of logic after partial reconfiguration. Several instantiations of logic are received at the PLD. One instantiation of logic is implemented in a reconfigurable region of logic within the PLD. The instantiation of logic includes a port that provides a constant interface between the reconfigurable region of logic and a fixed region of logic within the PLD. The port may receive signals from probe points implemented within the reconfigurable region of logic. The port may provide the signals to a signal interface implemented within a fixed region of logic. Furthermore, an embedded logic analyzer may be implemented in either the reconfigurable region of logic or the fixed region of logic. The embedded logic analyzer receives signals from the probe points and provides signal visibility to an external computing system.




al

Semiconductor integrated circuit having a switch, an electrically-conductive electrode line and an electrically-conductive virtual line

A semiconductor integrated circuit including: a circuit block having an internal voltage line; an annular rail line forming a closed annular line around the circuit block and supplied with one of a power supply voltage and a reference voltage; and a plurality of switch blocks arranged around the circuit block along the annular rail line, the plurality of switch blocks each including a voltage line segment forming a part of the annular rail line and a switch for controlling connection and disconnection between the voltage line segment and the internal voltage line.




al

Liquid crystal display device and electronic device

To provide a circuit used for a shift register or the like. The basic configuration includes first to fourth transistors and four wirings. The power supply potential VDD is supplied to the first wiring and the power supply potential VSS is supplied to the second wiring. A binary digital signal is supplied to each of the third wiring and the fourth wiring. An H level of the digital signal is equal to the power supply potential VDD, and an L level of the digital signal is equal to the power supply potential VSS. There are four combinations of the potentials of the third wiring and the fourth wiring. Each of the first transistor to the fourth transistor can be turned off by any combination of the potentials. That is, since there is no transistor that is constantly on, deterioration of the characteristics of the transistors can be suppressed.




al

Single differential-inductor VCO with implicit common-mode resonance

A circuit for a single differential-inductor oscillator with common-mode resonance may include a tank circuit formed by coupling a first inductor with a pair of first capacitors; a cross-coupled transistor pair coupled to the tank circuit; and one or more second capacitors coupled to the tank circuit and the cross-coupled transistors. The single differential-inductor oscillator may be configured such that a common mode (CM) resonance frequency (FCM) associated with the single differential-inductor oscillator is at twice a differential resonance frequency (FD) associated with the single differential-inductor oscillator.




al

Accumulator-type fractional N-PLL synthesizer and control method thereof

There are provided an accumulator-type fractional N-PLL synthesizer for suppressing the fractional spurious caused by periodically switching a frequency division number of a fractional frequency divider, and a control method thereof. In an accumulator-type fractional N-PLL synthesizer (100), a pulse signal proportional to a fractional phase error occurring between a reference signal and an output signal of a fractional divider (112) for feeding back an output of a VCO (115) of an output stage to a preceding stage is generated using an error signal from an accumulator (120). Through the use of the pulse signal, pulse widths of a UP signal and a DN signal output from a phase detector (140) are controlled so as to reduce a fractional phase error occurring between the UP signal and the DN signal. Thus, the fractional spurious caused by periodically switching the frequency division number of the fractional divider (112) is suppressed.




al

Digitally controlled oscillator and digital PLL including the same

A digitally controlled oscillator has a high-order ΔΣ modulator configured to be of at least an order higher than a first order and configured to input a digital control signal and output a pseudorandom digital output signal, a first-order ΔΣ modulator configured to input the pseudorandom digital output signal and generate a control pulse signal including a pulse width corresponding to the pseudorandom digital output signal, a low pass filter configured to pass a low frequency component of the control pulse signal, and an oscillator configured to generate a high-frequency output signal whose frequency is controlled based on the control pulse signal outputted by the low pass filter so as to be a frequency corresponding to the digital control signal.




al

Integrated circuit with an internal RC-oscillator and method for calibrating an RC-oscillator

An integrated circuit (10) has an internal RC-oscillator (20) for providing an internal clock signal (CLI) having an adjustable oscillator frequency. The integrated circuit (10) further comprises terminals (101, 102) for connecting an external LC tank (30) having a resonance frequency and a calibration circuit (40) which is configured to adjust the oscillator frequency based on the resonance frequency of the LC tank (30) connected during operation of the integrated circuit (10). An internal auxiliary oscillator (46) is connected to the terminals (101, 102) in a switchable fashion and is configured to generate an auxiliary clock signal (CLA) based on the resonance frequency. The calibration circuit (40) comprises a frequency comparator (47) which is configured to determine a trimming word (TRW) based on a frequency comparison of the internal clock signal (CLI) and the auxiliary clock signal (CLA). The LC tank (30) to be connected is an antenna for receiving a radio signal.




al

Oscillator for generating a signal comprising a terahertz-order frequency using the beat of two optical waves

The invention concerns an oscillator generating a wave composed of a frequency of on the order of terahertz from a beat of two optical waves generated by a dual-frequency optical source. The oscillator includes a modulator the transfer function of which is non-linear for generating harmonics with a frequency of less than one terahertz for each of the optical waves generated by the dual-frequency optical source, an optical detector able to detect at least one harmonic for each of the optical waves generated by the dual-frequency optical source and transforming the harmonics detected into an electrical signal, a phase comparator for comparing the electrical signal with a reference electrical signal, and a module for controlling at least one element of the dual-frequency optical source with a signal obtained from the signal resulting from the comparison.




al

Progressively sized digitally-controlled oscillator

A digitally-controlled oscillator includes a base frequency generator having an odd number of base inverters connected end-to-end to generate an output signal that oscillates at a predetermined frequency and a frequency-adjusting unit connected to the base frequency generator. The frequency-adjusting unit includes a first string of switchable inverters connected in series with each other, the switchable inverters having sizes that decrease from an input end of the first string to the output end of the first string.




al

Oven controlled crystal oscillator and manufacturing method thereof

The present invention discloses an Oven Controlled Crystal Oscillator and a manufacturing method thereof. The Oven Controlled Crystal Oscillator comprises a thermostatic bath, a heating device, a PCB and a signal generating element, where the signal generating element is used for generating a signal of a certain frequency, the heating device, the PCB and the signal generating element are mounted in the thermostatic bath, the signal generating element is mounted in a groove formed on one side of the PCB, while the heating device is mounted against the other side of the PCB that is opposite to the groove. The signal generating element may be a passive crystal resonator or an active crystal oscillator. The Oven Controlled Crystal Oscillator according to the invention is advantageous for a small volume and a high temperature control precision.




al

Circuit and method for generating oscillating signals

An oscillator module includes a first MOS transistor and a capacitor. The capacitor is coupled between a gate and source of the first MOS transistor. The drain of the first MOS transistor receives a first bias current and generates an oscillating output signal. A switching circuit operates in response to the oscillating output signal to selective charge and discharge the capacitor. A current sourcing circuit is configured to generate the bias current. The current sourcing circuit includes a second MOS transistor which has an identical layout to the first MOS transistor and receives a second bias current. A resistor is coupled between a gate and source of the second MOS transistor. The current sourcing circuit further includes a current mirror having an input configured to receive a reference current passing through the resistor and generate the first and second bias currents.




al

Integrated epitaxial structure for compound semiconductor devices

An integrated structure of compound semiconductor devices is disclosed. The integrated structure comprises from bottom to top a substrate, a first epitaxial layer, an etching-stop layer, a second epitaxial layer, a sub-collector layer, a collector layer, a base layer, and an emitter layer, in which the first epitaxial layer is a p-type doped layer, the second epitaxial layer is an n-type graded doping layer with a gradually increased or decreased doping concentration, and the sub-collector layer is an n-type doped layer. The integrated structure can be used to form an HBT, a varactor, or an MESFET.




al

Digital system and method of estimating quasi-harmonic signal non-energy parameters using a digital Phase Locked Loop

The present invention proposes a digital system and method of measuring (estimating) non-energy parameters of the signal (phase, frequency and frequency rate) received in additive mixture with Gaussian noise. The first embodiment of the measuring system consists of a PLL system tracking variable signal frequency, a block of NCO full phase computation (OFPC), a block of signal phase primary estimation (SPPE) and a first type adaptive filter filtering the signal from the output of SPPE. The second embodiment of the invention has no block SPPE, and NCO full phase is fed to the input of a second type adaptive filter. The present invention can be used in receivers of various navigation systems, such as GPS, GLONASS and GALILEO, which provide precise measurements of signal phase at different rates of frequency change, as well as systems using digital PLLs for speed measurements.




al

Crystal-less clock generator and operation method thereof

A crystal-less clock generator (CLCG) and an operation method thereof are provided. The CLCG includes a first oscillation circuit, a second oscillation circuit, and a control circuit. The first oscillation circuit is controlled by a control signal for generating an output clock signal of the CLCG. The second oscillation circuit generates a reference clock signal. The control circuit is coupled to the first oscillation circuit for receiving the output clock signal and coupled to the second oscillation circuit for receiving the reference clock signal. The control circuit is used to generate the control signal for the first oscillation circuit according to the relationship between the output clock signal and the reference clock signal.




al

Digitally controlled injection locked oscillator

An injection locking oscillator (ILO) comprising a tank circuit having a digitally controlled capacitor bank, a cross-coupled differential transistor pair coupled to the tank circuit, at least one signal injection node, and at least one output node configured to provide an injection locked output signal; a digitally controlled injection-ratio circuit having an injection output coupled to the at least one signal injection node, configured to accept an input signal and to generate an adjustable injection signal applied to the at least one injection node; and, an ILO controller connected to the capacitor bank and the injection-ratio circuit configured to apply a control signal to the capacitor bank to adjust a resonant frequency of the tank circuit and to apply a control signal to the injection-ratio circuit to adjust a signal injection ratio.




al

Temperature compensation method and crystal oscillator

Embodiments of the present invention provide a temperature compensation method and a crystal oscillator, where the crystal oscillator includes a crystal oscillation circuit unit, a temperature sensor unit, an oscillation controlling unit, a relative temperature calculating unit, and a temperature compensating unit. The temperature sensor unit measures a measured temperature of the crystal oscillation circuit unit; the relative temperature calculating unit obtains a temperature difference between the measured temperature and a reference temperature; the temperature compensating unit obtains a temperature compensation value corresponding to the temperature difference from a temperature-frequency curve; and the oscillation controlling unit generates a frequency control signal, according to a frequency tracked by a communications AFC device and the temperature compensation value, thereby controlling a frequency of the crystal oscillation circuit unit to work on the tracked frequency.




al

Numerically-controlled oscillator

Various techniques for generating an output clock based on a reference clock. This disclosure relates to generating an output clock signal based on a reference clock signal. In one embodiment, a method includes generating, using information received from a control circuit, an output clock signal using both a first number of edges or an input clock signal and a second, different number of edges of the input clock signal. In this embodiment, the control circuit runs at a frequency that is less than a frequency of the input clock signal. The received information may indicate, for a pulse of the output clock signal, whether the pulse should be generated using the first number of edges or the second number of edges. In some cases, the second number of edges may be the first number of edges plus one. The first and second number of edges may be programmable quantities.




al

Digital phase locked loop having insensitive jitter characteristic for operating circumstances

Disclosed are a phase locked loop (PLL) of a digital scheme and a method thereof. More specifically, disclosed are a digital phase locked loop having a time-to-digital converter (TDC), a digital loop filter (DLF), and a digitally controlled oscillator (DCO), and that is designed to have a constant jitter characteristic at all times even though an operating condition of a circuit varies according to a process, voltage, temperature (PVT) change, and a method thereof.




al

Current output control device, current output control method, digitally controlled oscillator, digital PLL, frequency synthesizer, digital FLL, and semiconductor device

A current output control device is provided that includes: a current cell array section including plural current cell circuits that are each connected in parallel between a first terminal (power source) and a second terminal (ground) that connect between the first terminal and the second terminal in by operation ON so as to increase control current flowing between the first terminal and the second terminal; and a code conversion section (decoder) that generates signals (row codes, column codes) to ON/OFF control current cells so as to change the number of current cells that connect the first terminal and the second terminal according to change in an externally input code and that inputs the generated signals to the current cell array section.




al

Crystal oscillator

This invention discloses a crystal oscillator, in which by appropriately designing the gain of an amplifier to achieve high trans-conductance and low power consumption. This crystal oscillator includes a first pad, coupled to a first node of a crystal, for receiving a crystal oscillating signal outputted from the crystal; an amplifier, coupled to the first pad, for amplifying the crystal oscillating signal to generate an amplifying signal; an inverter, coupled to the amplifier, for inverting the amplifying signal; and a second pad, coupled to a second node of the crystal, for outputting an oscillating signal to the crystal.




al

Thickness shear mode resonator sensors and methods of forming a plurality of resonator sensors

Arrays of resonator sensors include an active wafer array comprising a plurality of active wafers, a first end cap array coupled to a first side of the active wafer array, and a second end cap array coupled to a second side of the active wafer array. Thickness shear mode resonator sensors may include an active wafer coupled to a first end cap and a second end cap. Methods of forming a plurality of resonator sensors include forming a plurality of active wafer locations and separating the active wafer locations to form a plurality of discrete resonator sensors. Thickness shear mode resonator sensors may be produced by such methods.




al

Crystal controlled oscillator

A crystal controlled oscillator includes a crystal package and an IC chip board that includes an IC chip integrating an oscillator circuit. The crystal package includes a first container, a crystal resonator, a lid body, and an external terminal at an outer bottom surface of the first bottom wall layer of the first container. The IC chip integrates an oscillator circuit disposed at an outer bottom surface of the first bottom wall layer of the crystal package. The oscillator circuit connects to the lower side excitation electrode of the crystal resonator from the external terminal to an input side with high impedance. The oscillator circuit connects to the upper side excitation electrode to an output side with low impedance. The upper side excitation electrode is a shielding electrode of the crystal resonator.




al

Dual carrier amplifier circuits and methods

A circuit includes first and second transconductance stages that generate first and second currents, respectively, in response to an input signal. A current combiner circuit selectively couples the first current to a first output, selectively couples the second current to the first output, selectively couples the first current to a second output, and selectively couples the second current to the second output. In response to the first current being coupled to both the first and second outputs, the current combiner circuit couples the second current to both the first and second outputs. In response to the first current being decoupled from the second output, the current combiner circuit decouples the second current from both the first and second outputs. In response to the first current being decoupled from the first output, the current combiner circuit decouples the second current from both the first and second outputs.




al

Triple offset butterfly valve and rotary for severe services

This invention relates to a novel rotary control valve with new joint methods and flow control mechanisms, inline-reparability and fully metal seals more particularly to a triple offset butterfly valve or ball valve with those features used for on-off and flow controlling under multiple extreme conditions or in severe services; such as the integrated gasification combined cycle under high temperature and pressure, Fluid Catalytic Cracking under high temperature over 1200 F with hard diamond like catalytic particles, shale fracking process under extreme high pressure and high velocity fluid with solid particles and corrosive additives and other critical applications for products life lasting 5 to 30 years like deepsea flow control systems and nuclear power plants and for the applications of millions cycles like jet or rocket turbine engine fuel delivery systems with high velocity fuel fluid mixed with highly oxidative gas under temperature 1365 F.




al

Solenoid valve having air tap structure

A solenoid valve includes a plunger, an actuating device, and an air tap assembly. The plunger is connected to the actuating device. The air tap assembly is secured to the actuating device and has a cavity. The air tap assembly includes a main body, and first and second tubes. The first tube protrudes from the main body and defines a first through hole. The main body defines a second through hole communicated with the first through hole and the cavity. The second tube defines a third through hole. The main body defines a fourth through hole extended from the third through hole and a fifth through hole extended from the fourth through hole to the cavity. The fifth and second through holes are parallel. The plunger head is used to seal the second and fifth through holes.




al

Assembly structure of electronic control unit and coil assembly of solenoid valve for electronic brake system

An assembly structure of an electronic control unit and a coil assembly of a solenoid valve for an electronic brake system connected to the electronic control unit having a printed circuit board and applying power to the solenoid valve. The coil assembly is penetrated to allow an upper portion of the solenoid valve to be fitted thereinto, and includes a cylindrical bobbin provided with a coil and a coil case. The electronic control unit is provided with a housing having an insertion groove and joined to the hydraulic control unit, the printed circuit board being disposed spaced apart from the coil assembly, and the housing is provided with an elastic member having one end contacting the printed circuit board and the other end contacting the coil case. The elastic member is configured with a coil spring to produce different elastic forces.




al

Butterfly valve

A butterfly valve (100) is provided. The butterfly valve (100) includes a valve body (103) including a valve bore (109) passing through the valve body (103), with the valve bore (109) including an upstream valve bore portion (109U) and a downstream valve bore portion (109D), a shaft bore (112), a valve shaft (121) located in the shaft bore (112) and extending substantially across the valve bore (109), and a valve flap (107) affixed to the valve shaft (121) and configured to be rotated by the valve shaft (121). The valve flap (107) is configured to rotate between a closed orientation blocking the valve bore (109) and an open orientation. The valve flap (107) is affixed on an upstream valve bore portion side of the valve shaft (121), wherein incoming fluid presses the valve flap (107) against the valve shaft (121).




al

Hard seal plug valve

The invention provides a hard seal plug valve, comprising a valve body, wherein a tapered plug is arranged in the valve body, a bonnet is arranged at an upper part of the valve body, a drive valve rod penetrates the bonnet, an elastic hold-down mechanism is sheathed on the drive valve rod and arranged on a plug bearing seat, the plug bearing seat is connected with the tapered plug, and the plug bearing seat is held down when the elastic hold-down mechanism extends; and the hard seal plug valve characterized in that a telescopic mechanism is sheathed on the drive valve rod, the plug bearing seat is pushed upward when the telescopic mechanism extends, a valve rod bearing seat is arranged at the bottom of the drive valve rod, ends of the valve rod bearing seat pass through a planetary reduction mechanism, and the tapered plug is connected with the planetary reduction mechanism and rotates with the drive valve rod by the planetary reduction mechanism. In the invention, the tapered plug can reliably float and rotate under any circumstances. The drive torque of the plug valve is at least 7 times less than that of a general plug valve, therefore, when a motor is used, a general valve requires 2 minutes from opening to closing, and the valve of the invention only requires 3.8 seconds.




al

Ball valve

A ball valve which can suppress the increasing of processing labor time and reliably prevent simultaneous rotation of a ball seat and a ball when the ball is rotated by handle manipulation is provided. The valve body 2 is formed of a hard material such as stainless steel, the ball seat is formed of a relatively soft material such as a fluorine resin, and a protrusion 18 is formed on a ball seat support surface 13 of the valve body 2 made of a hard material so as to bite into the ball seat 4.




al

Switching valve having a valve element movable in a housing

The invention provides a switching valve having a valve element which is movable in a housing, an actuating apparatus acting on the valve element in a first direction and a spring apparatus charging the valve element in a second direction. According to the invention, the first and second directions are in opposition and the spring apparatus has a progressive spring characteristic.




al

Outlet valve for an airplane

An outflow valve (10) for an aircraft has a frame (12) for arrangement in an opening (14) of an outer shell (16) of the aircraft, a first flap (18) pivotably arranged in the frame (12) for controlling a flow cross-section of at least one first inflow opening (24) and at least one outflow opening (15). To achieve a simplified construction of the ventilation system of the aircraft, the outflow valve (10) has a second inflow opening (26) configured to be closable by means of a drivable adjustable member (28).




al

Flush adaptor for use with a valve fitment assembly for cleaning of the assembly

A flush adaptor for use with a valve fitment assembly for dispensing liquids from a container; wherein the flush adaptor comprises an outer ring-collar; a flange with an edge molded to the bottom of the outer ring-collar; an interior ring-collar adjacent to the outer ring-collar; a ridge molded in the interior ring-collar; a seat molded onto the interior ring-collar and a pin molded into the interior ring-collar which keeps the valve in an open position; and a hollow tube molded into the adaptor to allow the flow of liquid through the adaptor and into the fitment assembly; whereby the flush adaptor allows for cleaning of the assembly and any tubes connected thereto.




al

Method for operating a fluid valve via an oscillating valve motion

In a method for operating a fluid valve for controlling or regulating a fluid, having at least one movable valve component is displaceable with the aid of at least one electrical actuating signal which contains at least one first actuating signal portion which causes an oscillating valve motion of the valve component. Pressure oscillations generated in the fluid due to the oscillating valve motion are detected, and are used for regulation of the oscillating valve motion caused by the first actuating signal portion.




al

Fuel system valve assembly

A fuel system valve assembly may include a housing, a spring, and a body. The housing may have a fuel passage defined in part or more by a fuel passage wall. The fuel passage wall may have a seat and a cylindrical section. The cylindrical section may have a constant diameter and may be located downstream of the seat. In use, the body may reciprocate linearly in the housing between an open position and a closed position. The body may be biased to the closed position by the spring. The body may abut the seat when the body is in the closed position.




al

Steplessly adjustable hydraulic insert valve

A steplessly adjustable hydraulic insert valve has a housing defining a radial direction and an end side in an installation direction. An inflow connector on the end side is connectable to a pressure medium source. First and second working connectors and a return connector are arranged in the radial direction. The return connector is connectable to a pressure medium tank. The housing has an axial bore and an actuator guided movably therein. The actuator can be held in an axial center position by at least one spring and is adjustable steplessly axially out of the center position by controllable actuation. At least one of the working connectors is fluidically connectable to the return connector by axial adjustment of the actuator. The actuator has a radial widened portion with first and second control edges for steplessly opening and/or closing first and second radial openings, respectively, of the return connector.




al

Pressure relief/drain valve for concrete pumpers

Pressure relief/drainage valve for a concrete pumper having a valve body with an axially extending passageway through which concrete flowing in a pumping line passes, an outlet port in a side wall of the passageway, and a valve member which prevents concrete from passing through the port when the valve is a closed position and permits concrete to discharge through the outlet port when the valve is in an open position.




al

Fluid control valve

A fluid control valve includes an inflow channel for introducing fluid, an outflow channel for discharging the fluid, a valve seat, a valve body for blocking/allowing communication between the inflow channel and the outflow channel in association with a movement thereof into contact with or away from the valve seat, and a solenoid configured to apply a magnetic force to the valve body, the magnetic force being generated in response to supply of electric power to the solenoid. The inflow channel is formed through the core of the solenoid so that the core and the fluid comes into contact with each other in the inflow channel.




al

Filler assembly for a valve

A filler assembly is mounted in an axial hole of a cap of a valve. The filler assembly includes at least one first filler and at least one second filler stacked in a longitudinal direction. A valve rod received in the axial hole extends through the at least one first filler and the at least one second filler. At least one of two mutually abutting faces respectively of the at least one first filler and the at least one second filler is at a non-parallel angle to a radial direction perpendicular to the longitudinal direction. If one of the at least one first filler and the at least one second filler is subjected to a pressing force in the longitudinal direction, at least one of the at least one first filler and the at least one second filler is moved in the radial direction to press against the valve rod.




al

Low torque, high flow and tight sealing tube butterfly valve

A butterfly valve including a valve body having a passage, a valve shaft assembly, a valve plate, and a tube that is friction fit inside the passage is provided. The valve shaft assembly includes a first shaft portion and a second shaft portion. The first and second shaft portions are in opposing spaced relation with the valve plate disposed therebetween. The valve plate has a flange such that when the butterfly valve is in the closed position a seal is formed with the tube, which is disposed within the fluid flow passage. The valve plate has lip extending from a portion of the valve plate that is radially outward from the circumference of the tube. The lip acts to reduce flow induced torque experienced while the valve plate is actuated from the closed to the open position.